viper_start.S revision 1.1.8.2 1 1.1.8.2 skrll /* $NetBSD: viper_start.S,v 1.1.8.2 2005/11/10 13:55:54 skrll Exp $ */
2 1.1.8.2 skrll
3 1.1.8.2 skrll /*
4 1.1.8.2 skrll * Copyright (c) 2005 Antti Kantee. All Rights Reserved.
5 1.1.8.2 skrll *
6 1.1.8.2 skrll * Redistribution and use in source and binary forms, with or without
7 1.1.8.2 skrll * modification, are permitted provided that the following conditions
8 1.1.8.2 skrll * are met:
9 1.1.8.2 skrll * 1. Redistributions of source code must retain the above copyright
10 1.1.8.2 skrll * notice, this list of conditions and the following disclaimer.
11 1.1.8.2 skrll * 2. Redistributions in binary form must reproduce the above copyright
12 1.1.8.2 skrll * notice, this list of conditions and the following disclaimer in the
13 1.1.8.2 skrll * documentation and/or other materials provided with the distribution.
14 1.1.8.2 skrll * 3. All advertising materials mentioning features or use of this software
15 1.1.8.2 skrll * must display the following acknowledgement:
16 1.1.8.2 skrll * This product includes software developed by The NetBSD
17 1.1.8.2 skrll * Foundation, Inc. and its contributors.
18 1.1.8.2 skrll * 4. The name of the company nor the name of the author may be used to
19 1.1.8.2 skrll * endorse or promote products derived from this software without specific
20 1.1.8.2 skrll * prior written permission.
21 1.1.8.2 skrll *
22 1.1.8.2 skrll * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS
23 1.1.8.2 skrll * OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 1.1.8.2 skrll * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
25 1.1.8.2 skrll * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
26 1.1.8.2 skrll * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1.8.2 skrll * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
28 1.1.8.2 skrll * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1.8.2 skrll * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1.8.2 skrll * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1.8.2 skrll * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1.8.2 skrll * SUCH DAMAGE.
33 1.1.8.2 skrll */
34 1.1.8.2 skrll
35 1.1.8.2 skrll #include <machine/asm.h>
36 1.1.8.2 skrll #include <arm/armreg.h>
37 1.1.8.2 skrll #include <arm/arm32/pmap.h>
38 1.1.8.2 skrll #include <arm/arm32/pte.h>
39 1.1.8.2 skrll
40 1.1.8.2 skrll /*
41 1.1.8.2 skrll * We start out with RAM mapped to the bottom 64MB. We are jogging
42 1.1.8.2 skrll * happily there with the MMU on. Our mission: map some important
43 1.1.8.2 skrll * bootstrap devices (such as console port) in addition to mapping
44 1.1.8.2 skrll * the physical RAM to 0xc0...
45 1.1.8.2 skrll *
46 1.1.8.2 skrll * If I try to create a mapping from scratch, something important gets
47 1.1.8.2 skrll * wiped out (never could figure out exactly what), so we do this with
48 1.1.8.2 skrll * the MMU on adding to the existing translation table.
49 1.1.8.2 skrll */
50 1.1.8.2 skrll
51 1.1.8.2 skrll #define CPWAIT_BRANCH \
52 1.1.8.2 skrll sub pc, pc, #4
53 1.1.8.2 skrll
54 1.1.8.2 skrll #define CPWAIT(tmp) \
55 1.1.8.2 skrll mrc p15, 0, tmp, c2, c0, 0 /* arbitrary read of CP15 */ ;\
56 1.1.8.2 skrll mov tmp, tmp /* wait for it to complete */ ;\
57 1.1.8.2 skrll CPWAIT_BRANCH /* branch to next insn */
58 1.1.8.2 skrll
59 1.1.8.2 skrll #ifndef SDRAM_START
60 1.1.8.2 skrll #define SDRAM_START 0xa0000000
61 1.1.8.2 skrll #endif
62 1.1.8.2 skrll
63 1.1.8.2 skrll .text
64 1.1.8.2 skrll
65 1.1.8.2 skrll .global _C_LABEL(viper_start)
66 1.1.8.2 skrll _C_LABEL(viper_start):
67 1.1.8.2 skrll
68 1.1.8.2 skrll /* Figure out where we want to jump to when the time comes */
69 1.1.8.2 skrll adr r8, .Linva
70 1.1.8.2 skrll ldr r8, [r8]
71 1.1.8.2 skrll
72 1.1.8.2 skrll /*
73 1.1.8.2 skrll * Start playing with the virtual address space mapping
74 1.1.8.2 skrll * for initial bootstrap.
75 1.1.8.2 skrll *
76 1.1.8.2 skrll * Load registers, which will remain constant throughout
77 1.1.8.2 skrll * building the VA mapping.
78 1.1.8.2 skrll */
79 1.1.8.2 skrll mov r2, #(L1_S_SIZE) /* 1MB chunks */
80 1.1.8.2 skrll
81 1.1.8.2 skrll /*
82 1.1.8.2 skrll * First map SDRAM VA == PA. This enables us to cut&waste
83 1.1.8.2 skrll * some existing initarm() code without modification
84 1.1.8.2 skrll * (and, if, god forbid, someone would like to unify them
85 1.1.8.2 skrll * some day, this'll make that job easier)
86 1.1.8.2 skrll */
87 1.1.8.2 skrll mrc p15, 0, r0, c2, c0, 0 /* Get L1 */
88 1.1.8.2 skrll bic r0, r0, #0xff000000
89 1.1.8.2 skrll add r0, r0, #(0xa00 * 4) /* offset to 0xa0.. */
90 1.1.8.2 skrll
91 1.1.8.2 skrll mov r3, #SDRAM_START /* map to 0xa00.. */
92 1.1.8.2 skrll orr r3, r3, #(L1_S_AP(AP_KRW)) /* the usual perms & stuff */
93 1.1.8.2 skrll orr r3, r3, #(L1_TYPE_S)
94 1.1.8.2 skrll orr r3, r3, #(L1_S_DOM(PMAP_DOMAIN_KERNEL))
95 1.1.8.2 skrll mov r1, #0x40 /* 64 1MB entries */
96 1.1.8.2 skrll
97 1.1.8.2 skrll 1:
98 1.1.8.2 skrll /* and looplooploop */
99 1.1.8.2 skrll str r3, [r0], #4
100 1.1.8.2 skrll add r3, r3, r2
101 1.1.8.2 skrll subs r1, r1, #1
102 1.1.8.2 skrll bgt 1b
103 1.1.8.2 skrll
104 1.1.8.2 skrll /*
105 1.1.8.2 skrll * Map SDRAM also to VA 0xc00...
106 1.1.8.2 skrll */
107 1.1.8.2 skrll mrc p15, 0, r0, c2, c0, 0 /* Get L1 */
108 1.1.8.2 skrll bic r0, r0, #0xff000000
109 1.1.8.2 skrll add r0, r0, #(0xc00 * 4) /* start from 0xc00.. */
110 1.1.8.2 skrll
111 1.1.8.2 skrll mov r3, #SDRAM_START /* map to 0xa00.. */
112 1.1.8.2 skrll orr r3, r3, #(L1_S_AP(AP_KRW)) /* the usual perms & stuff */
113 1.1.8.2 skrll orr r3, r3, #(L1_TYPE_S)
114 1.1.8.2 skrll orr r3, r3, #(L1_S_DOM(PMAP_DOMAIN_KERNEL))
115 1.1.8.2 skrll mov r1, #0x40 /* 64 1MB entries */
116 1.1.8.2 skrll
117 1.1.8.2 skrll 1:
118 1.1.8.2 skrll /* and looplooploop */
119 1.1.8.2 skrll str r3, [r0], #4
120 1.1.8.2 skrll add r3, r3, r2
121 1.1.8.2 skrll subs r1, r1, #1
122 1.1.8.2 skrll bgt 1b
123 1.1.8.2 skrll
124 1.1.8.2 skrll /*
125 1.1.8.2 skrll * Here come the devices. Map an L1 section for each device
126 1.1.8.2 skrll * to make this easy.
127 1.1.8.2 skrll */
128 1.1.8.2 skrll
129 1.1.8.2 skrll /* INTCTL */
130 1.1.8.2 skrll mrc p15, 0, r0, c2, c0, 0 /* Get L1 */
131 1.1.8.2 skrll bic r0, r0, #0xff000000
132 1.1.8.2 skrll add r0, r0, #(0xfd0 * 4) /* offset to 0xfd000000 */
133 1.1.8.2 skrll
134 1.1.8.2 skrll mov r3, #0x40000000
135 1.1.8.2 skrll orr r3, r3, #0x00d00000
136 1.1.8.2 skrll orr r3, r3, #(L1_S_AP(AP_KRW))
137 1.1.8.2 skrll orr r3, r3, #(L1_TYPE_S)
138 1.1.8.2 skrll orr r3, r3, #(L1_S_DOM(PMAP_DOMAIN_KERNEL))
139 1.1.8.2 skrll str r3, [r0], #4
140 1.1.8.2 skrll
141 1.1.8.2 skrll /* GPIO */
142 1.1.8.2 skrll mov r3, #0x40000000
143 1.1.8.2 skrll orr r3, r3, #0x00e00000
144 1.1.8.2 skrll orr r3, r3, #(L1_S_AP(AP_KRW))
145 1.1.8.2 skrll orr r3, r3, #(L1_TYPE_S)
146 1.1.8.2 skrll orr r3, r3, #(L1_S_DOM(PMAP_DOMAIN_KERNEL))
147 1.1.8.2 skrll str r3, [r0], #4
148 1.1.8.2 skrll
149 1.1.8.2 skrll /* CLKMAN */
150 1.1.8.2 skrll mov r3, #0x41000000
151 1.1.8.2 skrll orr r3, r3, #0x00300000
152 1.1.8.2 skrll orr r3, r3, #(L1_S_AP(AP_KRW))
153 1.1.8.2 skrll orr r3, r3, #(L1_TYPE_S)
154 1.1.8.2 skrll orr r3, r3, #(L1_S_DOM(PMAP_DOMAIN_KERNEL))
155 1.1.8.2 skrll str r3, [r0], #4
156 1.1.8.2 skrll
157 1.1.8.2 skrll /* FFUART */
158 1.1.8.2 skrll mov r3, #0x40000000
159 1.1.8.2 skrll orr r3, r3, #0x00100000
160 1.1.8.2 skrll orr r3, r3, #(L1_S_AP(AP_KRW))
161 1.1.8.2 skrll orr r3, r3, #(L1_TYPE_S)
162 1.1.8.2 skrll orr r3, r3, #(L1_S_DOM(PMAP_DOMAIN_KERNEL))
163 1.1.8.2 skrll str r3, [r0], #4
164 1.1.8.2 skrll
165 1.1.8.2 skrll /* BTUART */
166 1.1.8.2 skrll mov r3, #0x40000000
167 1.1.8.2 skrll orr r3, r3, #0x00200000
168 1.1.8.2 skrll orr r3, r3, #(L1_S_AP(AP_KRW))
169 1.1.8.2 skrll orr r3, r3, #(L1_TYPE_S)
170 1.1.8.2 skrll orr r3, r3, #(L1_S_DOM(PMAP_DOMAIN_KERNEL))
171 1.1.8.2 skrll str r3, [r0], #4
172 1.1.8.2 skrll
173 1.1.8.2 skrll #if 0
174 1.1.8.2 skrll /*
175 1.1.8.2 skrll * Cache cleanup. Not needed here? Slight speedup in booting.
176 1.1.8.2 skrll */
177 1.1.8.2 skrll mov r3, #(DCACHE_SIZE)
178 1.1.8.2 skrll subs r3, r3, #32
179 1.1.8.2 skrll 1:
180 1.1.8.2 skrll mcr p15, 0, r3, c7, c10, 2
181 1.1.8.2 skrll subs r3, r3, #32
182 1.1.8.2 skrll bne 1b
183 1.1.8.2 skrll CPWAIT(r3)
184 1.1.8.2 skrll
185 1.1.8.2 skrll /* Drain write buffer */
186 1.1.8.2 skrll mcr p15, 0, r6, c7, c10, 4
187 1.1.8.2 skrll #endif
188 1.1.8.2 skrll
189 1.1.8.2 skrll /*
190 1.1.8.2 skrll * Make domain control go ful fart.
191 1.1.8.2 skrll * We probably could be slightly more sensible about this,
192 1.1.8.2 skrll * but it'll be replaced soon anyway, so why bother.
193 1.1.8.2 skrll */
194 1.1.8.2 skrll mov r0, #0xffffffff
195 1.1.8.2 skrll mcr p15, 0, r0, c3, c0, 0
196 1.1.8.2 skrll
197 1.1.8.2 skrll /*
198 1.1.8.2 skrll * Relocate the kernel to where we want it, not where Redboot
199 1.1.8.2 skrll * let's us load it. Don't bother jumping after this stage,
200 1.1.8.2 skrll * we'll do that soon enough anyway, and to the correct virtual
201 1.1.8.2 skrll * address space region I might add.
202 1.1.8.2 skrll */
203 1.1.8.2 skrll adr r0, _C_LABEL(viper_start) /* start copy from here */
204 1.1.8.2 skrll add r0, r0, #SDRAM_START /* offset to SDRAM mapping */
205 1.1.8.2 skrll
206 1.1.8.2 skrll ldr r1, .Lcopy_size /* copy this much (bytes) */
207 1.1.8.2 skrll add r1, r1, #3 /* prepare for roundup */
208 1.1.8.2 skrll mov r1, r1, LSR #2 /* make it words */
209 1.1.8.2 skrll
210 1.1.8.2 skrll mov r2, #SDRAM_START /* target address, */
211 1.1.8.2 skrll add r2, r2, #0x00200000 /* kernel offsets by 2megs */
212 1.1.8.2 skrll
213 1.1.8.2 skrll /* after this it's just a load-store-loop */
214 1.1.8.2 skrll 1:
215 1.1.8.2 skrll ldr r3, [r0], #4
216 1.1.8.2 skrll str r3, [r2], #4
217 1.1.8.2 skrll subs r1, r1, #1
218 1.1.8.2 skrll bgt 1b
219 1.1.8.2 skrll
220 1.1.8.2 skrll /*
221 1.1.8.2 skrll * Now let's clean the cache again to make sure everything
222 1.1.8.2 skrll * is in place.
223 1.1.8.2 skrll *
224 1.1.8.2 skrll * XXX: should this take into account the XScale cache clean bug?
225 1.1.8.2 skrll */
226 1.1.8.2 skrll mov r3, #(DCACHE_SIZE)
227 1.1.8.2 skrll subs r3, r3, #32
228 1.1.8.2 skrll 1:
229 1.1.8.2 skrll mcr p15, 0, r3, c7, c10, 2
230 1.1.8.2 skrll subs r3, r3, #32
231 1.1.8.2 skrll bne 1b
232 1.1.8.2 skrll CPWAIT(r3)
233 1.1.8.2 skrll
234 1.1.8.2 skrll /* Drain write buffer */
235 1.1.8.2 skrll mcr p15, 0, r6, c7, c10, 4
236 1.1.8.2 skrll
237 1.1.8.2 skrll /* Invalidate TLBs just to be sure */
238 1.1.8.2 skrll mcr p15, 0, r0, c8, c7, 0
239 1.1.8.2 skrll
240 1.1.8.2 skrll /*
241 1.1.8.2 skrll * You are standing at the gate to NetBSD. --More--
242 1.1.8.2 skrll * Unspeakable cruelty and harm lurk down there. --More--
243 1.1.8.2 skrll * Are you sure you want to enter?
244 1.1.8.2 skrll */
245 1.1.8.2 skrll mov pc, r8 /* So be it */
246 1.1.8.2 skrll
247 1.1.8.2 skrll /* symbol to use for address calculation in the right VA */
248 1.1.8.2 skrll .Linva:
249 1.1.8.2 skrll .word start
250 1.1.8.2 skrll
251 1.1.8.2 skrll /*
252 1.1.8.2 skrll * Calculate size of kernel to copy. Don't bother to copy bss,
253 1.1.8.2 skrll * although I guess the CPU could use the warmup exercise ...
254 1.1.8.2 skrll */
255 1.1.8.2 skrll .Lcopy_size:
256 1.1.8.2 skrll .word _edata - _C_LABEL(viper_start)
257