machdep.c revision 1.20 1 1.20 simonb /* $NetBSD: machdep.c,v 1.20 2020/07/19 08:53:24 simonb Exp $ */
2 1.1 hikaru
3 1.1 hikaru /*
4 1.1 hikaru * Copyright 2001, 2002 Wasabi Systems, Inc.
5 1.1 hikaru * All rights reserved.
6 1.1 hikaru *
7 1.1 hikaru * Written by Jason R. Thorpe and Simon Burge for Wasabi Systems, Inc.
8 1.1 hikaru *
9 1.1 hikaru * Redistribution and use in source and binary forms, with or without
10 1.1 hikaru * modification, are permitted provided that the following conditions
11 1.1 hikaru * are met:
12 1.1 hikaru * 1. Redistributions of source code must retain the above copyright
13 1.1 hikaru * notice, this list of conditions and the following disclaimer.
14 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 hikaru * notice, this list of conditions and the following disclaimer in the
16 1.1 hikaru * documentation and/or other materials provided with the distribution.
17 1.1 hikaru * 3. All advertising materials mentioning features or use of this software
18 1.1 hikaru * must display the following acknowledgement:
19 1.1 hikaru * This product includes software developed for the NetBSD Project by
20 1.1 hikaru * Wasabi Systems, Inc.
21 1.1 hikaru * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 hikaru * or promote products derived from this software without specific prior
23 1.1 hikaru * written permission.
24 1.1 hikaru *
25 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 hikaru * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 hikaru * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 hikaru * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 hikaru * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 hikaru * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 hikaru * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 hikaru * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 hikaru * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 hikaru * POSSIBILITY OF SUCH DAMAGE.
36 1.1 hikaru */
37 1.1 hikaru
38 1.1 hikaru /*
39 1.1 hikaru * Copyright (c) 1992, 1993
40 1.1 hikaru * The Regents of the University of California. All rights reserved.
41 1.1 hikaru *
42 1.1 hikaru * This code is derived from software contributed to Berkeley by
43 1.1 hikaru * the Systems Programming Group of the University of Utah Computer
44 1.1 hikaru * Science Department, The Mach Operating System project at
45 1.1 hikaru * Carnegie-Mellon University and Ralph Campbell.
46 1.1 hikaru *
47 1.1 hikaru * Redistribution and use in source and binary forms, with or without
48 1.1 hikaru * modification, are permitted provided that the following conditions
49 1.1 hikaru * are met:
50 1.1 hikaru * 1. Redistributions of source code must retain the above copyright
51 1.1 hikaru * notice, this list of conditions and the following disclaimer.
52 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright
53 1.1 hikaru * notice, this list of conditions and the following disclaimer in the
54 1.1 hikaru * documentation and/or other materials provided with the distribution.
55 1.1 hikaru * 3. Neither the name of the University nor the names of its contributors
56 1.1 hikaru * may be used to endorse or promote products derived from this software
57 1.1 hikaru * without specific prior written permission.
58 1.1 hikaru *
59 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
60 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
61 1.1 hikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
62 1.1 hikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
63 1.1 hikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
64 1.1 hikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
65 1.1 hikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
66 1.1 hikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
67 1.1 hikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
68 1.1 hikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
69 1.1 hikaru * SUCH DAMAGE.
70 1.1 hikaru *
71 1.1 hikaru * @(#)machdep.c 8.3 (Berkeley) 1/12/94
72 1.1 hikaru * from: Utah Hdr: machdep.c 1.63 91/04/24
73 1.1 hikaru */
74 1.1 hikaru /*
75 1.1 hikaru * Copyright (c) 1988 University of Utah.
76 1.1 hikaru *
77 1.1 hikaru * This code is derived from software contributed to Berkeley by
78 1.1 hikaru * the Systems Programming Group of the University of Utah Computer
79 1.1 hikaru * Science Department, The Mach Operating System project at
80 1.1 hikaru * Carnegie-Mellon University and Ralph Campbell.
81 1.1 hikaru *
82 1.1 hikaru * Redistribution and use in source and binary forms, with or without
83 1.1 hikaru * modification, are permitted provided that the following conditions
84 1.1 hikaru * are met:
85 1.1 hikaru * 1. Redistributions of source code must retain the above copyright
86 1.1 hikaru * notice, this list of conditions and the following disclaimer.
87 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright
88 1.1 hikaru * notice, this list of conditions and the following disclaimer in the
89 1.1 hikaru * documentation and/or other materials provided with the distribution.
90 1.1 hikaru * 3. All advertising materials mentioning features or use of this software
91 1.1 hikaru * must display the following acknowledgement:
92 1.1 hikaru * This product includes software developed by the University of
93 1.1 hikaru * California, Berkeley and its contributors.
94 1.1 hikaru * 4. Neither the name of the University nor the names of its contributors
95 1.1 hikaru * may be used to endorse or promote products derived from this software
96 1.1 hikaru * without specific prior written permission.
97 1.1 hikaru *
98 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
99 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
100 1.1 hikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
101 1.1 hikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
102 1.1 hikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
103 1.1 hikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
104 1.1 hikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
105 1.1 hikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
106 1.1 hikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
107 1.1 hikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
108 1.1 hikaru * SUCH DAMAGE.
109 1.1 hikaru *
110 1.1 hikaru * @(#)machdep.c 8.3 (Berkeley) 1/12/94
111 1.1 hikaru * from: Utah Hdr: machdep.c 1.63 91/04/24
112 1.1 hikaru */
113 1.1 hikaru
114 1.5 matt #include "opt_multiprocessor.h"
115 1.5 matt
116 1.1 hikaru #include <sys/cdefs.h>
117 1.20 simonb __KERNEL_RCSID(0, "$NetBSD: machdep.c,v 1.20 2020/07/19 08:53:24 simonb Exp $");
118 1.1 hikaru
119 1.1 hikaru #include <sys/param.h>
120 1.1 hikaru #include <sys/systm.h>
121 1.1 hikaru #include <sys/kernel.h>
122 1.1 hikaru #include <sys/buf.h>
123 1.2 matt #include <sys/cpu.h>
124 1.1 hikaru #include <sys/reboot.h>
125 1.1 hikaru #include <sys/mount.h>
126 1.1 hikaru #include <sys/kcore.h>
127 1.1 hikaru #include <sys/boot_flag.h>
128 1.1 hikaru #include <sys/termios.h>
129 1.1 hikaru #include <sys/ksyms.h>
130 1.1 hikaru
131 1.1 hikaru #include <uvm/uvm_extern.h>
132 1.1 hikaru
133 1.1 hikaru #include <dev/cons.h>
134 1.1 hikaru
135 1.1 hikaru #include "ksyms.h"
136 1.1 hikaru
137 1.1 hikaru #if NKSYMS || defined(DDB) || defined(LKM)
138 1.1 hikaru #include <machine/db_machdep.h>
139 1.1 hikaru #include <ddb/db_extern.h>
140 1.1 hikaru #endif
141 1.1 hikaru
142 1.1 hikaru #include <machine/psl.h>
143 1.1 hikaru #include <machine/locore.h>
144 1.1 hikaru
145 1.1 hikaru #include <mips/cavium/autoconf.h>
146 1.1 hikaru #include <mips/cavium/octeonvar.h>
147 1.1 hikaru #include <mips/cavium/include/iobusvar.h>
148 1.1 hikaru #include <mips/cavium/include/bootbusvar.h>
149 1.1 hikaru
150 1.1 hikaru #include <mips/cavium/dev/octeon_uartreg.h>
151 1.1 hikaru #include <mips/cavium/dev/octeon_ciureg.h>
152 1.1 hikaru #include <mips/cavium/dev/octeon_gpioreg.h>
153 1.1 hikaru
154 1.1 hikaru #include <evbmips/cavium/octeon_uboot.h>
155 1.1 hikaru
156 1.18 jmcneill #include <dev/fdt/fdtvar.h>
157 1.19 simonb #include <dev/fdt/fdt_private.h>
158 1.18 jmcneill
159 1.1 hikaru static void mach_init_vector(void);
160 1.1 hikaru static void mach_init_bus_space(void);
161 1.1 hikaru static void mach_init_console(void);
162 1.13 simonb static void mach_init_memory(void);
163 1.16 simonb static void parse_boot_args(void);
164 1.1 hikaru
165 1.1 hikaru #include "com.h"
166 1.1 hikaru #if NCOM > 0
167 1.1 hikaru #include <dev/ic/comreg.h>
168 1.1 hikaru #include <dev/ic/comvar.h>
169 1.1 hikaru int comcnrate = 115200; /* XXX should be config option */
170 1.1 hikaru #endif /* NCOM > 0 */
171 1.1 hikaru
172 1.1 hikaru /* Maps for VM objects. */
173 1.1 hikaru struct vm_map *phys_map = NULL;
174 1.1 hikaru
175 1.1 hikaru int netboot;
176 1.1 hikaru
177 1.1 hikaru phys_ram_seg_t mem_clusters[VM_PHYSSEG_MAX];
178 1.1 hikaru int mem_cluster_cnt;
179 1.13 simonb extern char kernel_text[];
180 1.13 simonb extern char edata[];
181 1.13 simonb extern char end[];
182 1.1 hikaru
183 1.1 hikaru void mach_init(uint64_t, uint64_t, uint64_t, uint64_t);
184 1.1 hikaru
185 1.1 hikaru struct octeon_config octeon_configuration;
186 1.16 simonb struct octeon_btdesc octeon_btdesc;
187 1.1 hikaru struct octeon_btinfo octeon_btinfo;
188 1.1 hikaru
189 1.6 matt char octeon_nmi_stack[PAGE_SIZE] __section(".data1") __aligned(PAGE_SIZE);
190 1.6 matt
191 1.1 hikaru /*
192 1.1 hikaru * Do all the stuff that locore normally does before calling main().
193 1.1 hikaru */
194 1.1 hikaru void
195 1.1 hikaru mach_init(uint64_t arg0, uint64_t arg1, uint64_t arg2, uint64_t arg3)
196 1.1 hikaru {
197 1.1 hikaru uint64_t btinfo_paddr;
198 1.18 jmcneill void *fdt_data;
199 1.12 simonb
200 1.12 simonb /* clear the BSS segment */
201 1.12 simonb memset(edata, 0, end - edata);
202 1.1 hikaru
203 1.17 simonb cpu_reset_address = octeon_soft_reset;
204 1.17 simonb
205 1.1 hikaru KASSERT(MIPS_XKPHYS_P(arg3));
206 1.6 matt btinfo_paddr = mips3_ld(arg3 + OCTEON_BTINFO_PADDR_OFFSET);
207 1.1 hikaru
208 1.16 simonb /* XXX KASSERT these addresses? */
209 1.16 simonb memcpy(&octeon_btdesc, (void *)arg3, sizeof(octeon_btdesc));
210 1.16 simonb if ((octeon_btdesc.obt_desc_ver == OCTEON_SUPPORTED_DESCRIPTOR_VERSION) &&
211 1.16 simonb (octeon_btdesc.obt_desc_size == sizeof(octeon_btdesc))) {
212 1.16 simonb btinfo_paddr = MIPS_PHYS_TO_XKPHYS(CCA_CACHEABLE,
213 1.16 simonb octeon_btdesc.obt_boot_info_addr);
214 1.16 simonb } else {
215 1.16 simonb panic("unknown boot descriptor size %u",
216 1.16 simonb octeon_btdesc.obt_desc_size);
217 1.16 simonb }
218 1.16 simonb memcpy(&octeon_btinfo, (void *)btinfo_paddr, sizeof(octeon_btinfo));
219 1.16 simonb parse_boot_args();
220 1.1 hikaru
221 1.14 simonb octeon_cal_timer(octeon_btinfo.obt_eclock_hz);
222 1.1 hikaru
223 1.14 simonb cpu_setmodel("Cavium Octeon %s",
224 1.14 simonb octeon_cpu_model(mips_options.mips_cpu_id));
225 1.7 skrll
226 1.18 jmcneill if (octeon_btinfo.obt_minor_version >= 3 &&
227 1.18 jmcneill octeon_btinfo.obt_fdt_addr != 0) {
228 1.18 jmcneill fdt_data = (void *)MIPS_PHYS_TO_XKPHYS(CCA_CACHEABLE,
229 1.18 jmcneill octeon_btinfo.obt_fdt_addr);
230 1.18 jmcneill fdtbus_init(fdt_data);
231 1.18 jmcneill }
232 1.18 jmcneill
233 1.1 hikaru mach_init_vector();
234 1.1 hikaru
235 1.9 cherry uvm_md_init();
236 1.1 hikaru
237 1.1 hikaru mach_init_bus_space();
238 1.1 hikaru
239 1.1 hikaru mach_init_console();
240 1.1 hikaru
241 1.16 simonb #ifdef DEBUG
242 1.16 simonb /* Show a couple of boot desc/info params for positive feedback */
243 1.16 simonb printf(">> boot desc eclock = %d\n", octeon_btdesc.obt_eclock);
244 1.16 simonb printf(">> boot info board = %d\n", octeon_btinfo.obt_board_type);
245 1.16 simonb #endif /* DEBUG */
246 1.16 simonb
247 1.13 simonb mach_init_memory();
248 1.1 hikaru
249 1.1 hikaru /*
250 1.1 hikaru * Allocate uarea page for lwp0 and set it.
251 1.1 hikaru */
252 1.1 hikaru mips_init_lwp0_uarea();
253 1.1 hikaru
254 1.6 matt #if 0
255 1.6 matt curcpu()->ci_nmi_stack = octeon_nmi_stack + sizeof(octeon_nmi_stack) - sizeof(struct kernframe);
256 1.6 matt *(uint64_t *)MIPS_PHYS_TO_KSEG0(0x800) = (intptr_t)octeon_reset_vector;
257 1.6 matt const uint64_t wdog_reg = MIPS_PHYS_TO_XKPHYS_UNCACHED(CIU_WDOG0);
258 1.6 matt uint64_t wdog = mips3_ld(wdog_reg);
259 1.6 matt wdog &= ~(CIU_WDOGX_MODE|CIU_WDOGX_LEN);
260 1.6 matt wdog |= __SHIFTIN(3, CIU_WDOGX_MODE);
261 1.6 matt wdog |= CIU_WDOGX_LEN; // max period
262 1.6 matt mips64_sd_a64(wdog_reg, wdog);
263 1.6 matt printf("Watchdog enabled!\n");
264 1.6 matt #endif
265 1.6 matt
266 1.1 hikaru #if defined(DDB)
267 1.1 hikaru if (boothowto & RB_KDB)
268 1.1 hikaru Debugger();
269 1.1 hikaru #endif
270 1.1 hikaru }
271 1.1 hikaru
272 1.1 hikaru void
273 1.1 hikaru consinit(void)
274 1.1 hikaru {
275 1.1 hikaru
276 1.1 hikaru /*
277 1.1 hikaru * Everything related to console initialization is done
278 1.1 hikaru * in mach_init().
279 1.1 hikaru */
280 1.1 hikaru }
281 1.1 hikaru
282 1.1 hikaru void
283 1.1 hikaru mach_init_vector(void)
284 1.1 hikaru {
285 1.1 hikaru
286 1.1 hikaru /* Make sure exception base at 0 (MIPS_COP_0_EBASE) */
287 1.5 matt __asm __volatile("mtc0 %0, $15, 1" : : "r"(0x80000000) );
288 1.1 hikaru
289 1.1 hikaru /*
290 1.1 hikaru * Set up the exception vectors and CPU-specific function
291 1.1 hikaru * vectors early on. We need the wbflush() vector set up
292 1.1 hikaru * before comcnattach() is called (or at least before the
293 1.1 hikaru * first printf() after that is called).
294 1.1 hikaru * Also clears the I+D caches.
295 1.1 hikaru */
296 1.4 matt mips_vector_init(NULL, true);
297 1.1 hikaru }
298 1.1 hikaru
299 1.1 hikaru void
300 1.1 hikaru mach_init_bus_space(void)
301 1.1 hikaru {
302 1.1 hikaru struct octeon_config *mcp = &octeon_configuration;
303 1.1 hikaru
304 1.1 hikaru octeon_dma_init(mcp);
305 1.1 hikaru
306 1.1 hikaru iobus_bootstrap(mcp);
307 1.1 hikaru bootbus_bootstrap(mcp);
308 1.1 hikaru }
309 1.1 hikaru
310 1.1 hikaru void
311 1.1 hikaru mach_init_console(void)
312 1.1 hikaru {
313 1.1 hikaru #if NCOM > 0
314 1.1 hikaru struct octeon_config *mcp = &octeon_configuration;
315 1.1 hikaru int status;
316 1.11 simonb extern int octuart_com_cnattach(bus_space_tag_t, int, int);
317 1.1 hikaru
318 1.1 hikaru /*
319 1.1 hikaru * Delay to allow firmware putchars to complete.
320 1.1 hikaru * FIFO depth * character time.
321 1.1 hikaru * character time = (1000000 / (defaultrate / 10))
322 1.1 hikaru */
323 1.1 hikaru delay(640000000 / comcnrate);
324 1.1 hikaru
325 1.11 simonb status = octuart_com_cnattach(
326 1.1 hikaru &mcp->mc_iobus_bust,
327 1.1 hikaru 0, /* XXX port 0 */
328 1.1 hikaru comcnrate);
329 1.1 hikaru if (status != 0)
330 1.1 hikaru panic("can't initialize console!"); /* XXX print to nowhere! */
331 1.1 hikaru #else
332 1.1 hikaru panic("octeon: not configured to use serial console");
333 1.1 hikaru #endif /* NCOM > 0 */
334 1.1 hikaru }
335 1.1 hikaru
336 1.13 simonb static void
337 1.13 simonb mach_init_memory(void)
338 1.1 hikaru {
339 1.13 simonb struct octeon_bootmem_desc *memdesc;
340 1.13 simonb struct octeon_bootmem_block_header *block;
341 1.13 simonb paddr_t blockaddr;
342 1.13 simonb int i;
343 1.13 simonb
344 1.13 simonb mem_cluster_cnt = 0;
345 1.13 simonb
346 1.13 simonb if (octeon_btinfo.obt_phy_mem_desc_addr == 0)
347 1.13 simonb panic("bootmem desc is missing");
348 1.13 simonb
349 1.13 simonb memdesc = (void *)MIPS_PHYS_TO_XKPHYS(CCA_CACHEABLE,
350 1.13 simonb octeon_btinfo.obt_phy_mem_desc_addr);
351 1.13 simonb printf("u-boot bootmem desc @ 0x%x version %d.%d\n",
352 1.13 simonb octeon_btinfo.obt_phy_mem_desc_addr,
353 1.13 simonb memdesc->bmd_major_version, memdesc->bmd_minor_version);
354 1.13 simonb if (memdesc->bmd_major_version > 3)
355 1.13 simonb panic("unhandled bootmem desc version %d.%d",
356 1.13 simonb memdesc->bmd_major_version, memdesc->bmd_minor_version);
357 1.13 simonb
358 1.13 simonb blockaddr = memdesc->bmd_head_addr;
359 1.13 simonb if (blockaddr == 0)
360 1.13 simonb panic("bootmem list is empty");
361 1.13 simonb
362 1.13 simonb for (i = 0; i < VM_PHYSSEG_MAX && blockaddr != 0;
363 1.13 simonb i++, blockaddr = block->bbh_next_block_addr) {
364 1.13 simonb block = (void *)MIPS_PHYS_TO_XKPHYS(CCA_CACHEABLE, blockaddr);
365 1.13 simonb
366 1.13 simonb mem_clusters[mem_cluster_cnt].start = blockaddr;
367 1.13 simonb mem_clusters[mem_cluster_cnt].size = block->bbh_size;
368 1.13 simonb mem_cluster_cnt++;
369 1.1 hikaru }
370 1.1 hikaru
371 1.13 simonb physmem = btoc(octeon_btinfo.obt_dram_size * 1024 * 1024);
372 1.7 skrll
373 1.3 matt #ifdef MULTIPROCESSOR
374 1.20 simonb const uint64_t fuse = octeon_xkphys_read_8(CIU_FUSE);
375 1.20 simonb const int cores = popcount64(fuse);
376 1.20 simonb mem_clusters[0].start += cores * PAGE_SIZE;
377 1.20 simonb mem_clusters[0].size -= cores * PAGE_SIZE;
378 1.3 matt #endif
379 1.3 matt
380 1.1 hikaru /*
381 1.1 hikaru * Load the rest of the available pages into the VM system.
382 1.1 hikaru */
383 1.3 matt mips_page_physload(mips_trunc_page(kernel_text), mips_round_page(end),
384 1.1 hikaru mem_clusters, mem_cluster_cnt, NULL, 0);
385 1.1 hikaru
386 1.1 hikaru /*
387 1.1 hikaru * Initialize error message buffer (at end of core).
388 1.1 hikaru */
389 1.1 hikaru mips_init_msgbuf();
390 1.1 hikaru
391 1.1 hikaru pmap_bootstrap();
392 1.1 hikaru }
393 1.1 hikaru
394 1.16 simonb void
395 1.16 simonb parse_boot_args(void)
396 1.16 simonb {
397 1.16 simonb int i;
398 1.16 simonb char *arg, *p;
399 1.16 simonb
400 1.16 simonb for (i = 0; i < octeon_btdesc.obt_argc; i++) {
401 1.16 simonb arg = (char *)MIPS_PHYS_TO_KSEG0(octeon_btdesc.obt_argv[i]);
402 1.16 simonb if (*arg == '-') {
403 1.16 simonb for (p = arg + 1; *p; p++) {
404 1.16 simonb switch (*p) {
405 1.16 simonb case '1':
406 1.16 simonb boothowto |= RB_MD1;
407 1.16 simonb break;
408 1.16 simonb case 's':
409 1.16 simonb boothowto |= RB_SINGLE;
410 1.16 simonb break;
411 1.16 simonb case 'd':
412 1.16 simonb boothowto |= RB_KDB;
413 1.16 simonb break;
414 1.16 simonb case 'a':
415 1.16 simonb boothowto |= RB_ASKNAME;
416 1.16 simonb break;
417 1.16 simonb case 'q':
418 1.16 simonb boothowto |= AB_QUIET;
419 1.16 simonb break;
420 1.16 simonb case 'v':
421 1.16 simonb boothowto |= AB_VERBOSE;
422 1.16 simonb break;
423 1.16 simonb case 'x':
424 1.16 simonb boothowto |= AB_DEBUG;
425 1.16 simonb break;
426 1.16 simonb case 'z':
427 1.16 simonb boothowto |= AB_SILENT;
428 1.16 simonb break;
429 1.16 simonb }
430 1.16 simonb }
431 1.16 simonb }
432 1.16 simonb if (strncmp(arg, "root=", 5) == 0)
433 1.16 simonb rootspec = strchr(arg, '=') + 1;
434 1.16 simonb }
435 1.16 simonb }
436 1.16 simonb
437 1.1 hikaru /*
438 1.1 hikaru * cpu_startup
439 1.1 hikaru * cpu_reboot
440 1.1 hikaru */
441 1.1 hikaru
442 1.1 hikaru int waittime = -1;
443 1.1 hikaru
444 1.1 hikaru /*
445 1.1 hikaru * Allocate memory for variable-sized tables,
446 1.1 hikaru */
447 1.1 hikaru void
448 1.1 hikaru cpu_startup(void)
449 1.1 hikaru {
450 1.5 matt #ifdef MULTIPROCESSOR
451 1.5 matt // Create a kcpuset so we can see on which CPUs the kernel was started.
452 1.5 matt kcpuset_create(&cpus_booted, true);
453 1.5 matt #endif
454 1.5 matt
455 1.1 hikaru /*
456 1.1 hikaru * Do the common startup items.
457 1.1 hikaru */
458 1.1 hikaru cpu_startup_common();
459 1.1 hikaru
460 1.1 hikaru /*
461 1.1 hikaru * Virtual memory is bootstrapped -- notify the bus spaces
462 1.1 hikaru * that memory allocation is now safe.
463 1.1 hikaru */
464 1.1 hikaru octeon_configuration.mc_mallocsafe = 1;
465 1.19 simonb
466 1.19 simonb fdtbus_intr_init();
467 1.1 hikaru }
468 1.1 hikaru
469 1.1 hikaru void
470 1.1 hikaru cpu_reboot(int howto, char *bootstr)
471 1.1 hikaru {
472 1.1 hikaru
473 1.1 hikaru /* Take a snapshot before clobbering any registers. */
474 1.1 hikaru savectx(curpcb);
475 1.1 hikaru
476 1.1 hikaru if (cold) {
477 1.1 hikaru howto |= RB_HALT;
478 1.1 hikaru goto haltsys;
479 1.1 hikaru }
480 1.1 hikaru
481 1.1 hikaru /* If "always halt" was specified as a boot flag, obey. */
482 1.1 hikaru if (boothowto & RB_HALT)
483 1.1 hikaru howto |= RB_HALT;
484 1.1 hikaru
485 1.1 hikaru boothowto = howto;
486 1.1 hikaru if ((howto & RB_NOSYNC) == 0 && (waittime < 0)) {
487 1.1 hikaru waittime = 0;
488 1.1 hikaru vfs_shutdown();
489 1.1 hikaru
490 1.1 hikaru /*
491 1.1 hikaru * If we've been adjusting the clock, the todr
492 1.1 hikaru * will be out of synch; adjust it now.
493 1.1 hikaru */
494 1.1 hikaru resettodr();
495 1.1 hikaru }
496 1.1 hikaru
497 1.1 hikaru splhigh();
498 1.1 hikaru
499 1.1 hikaru if (howto & RB_DUMP)
500 1.1 hikaru dumpsys();
501 1.1 hikaru
502 1.1 hikaru haltsys:
503 1.1 hikaru doshutdownhooks();
504 1.1 hikaru
505 1.1 hikaru if (howto & RB_HALT) {
506 1.1 hikaru printf("\n");
507 1.1 hikaru printf("The operating system has halted.\n");
508 1.1 hikaru printf("Please press any key to reboot.\n\n");
509 1.8 martin cnpollc(1); /* For proper keyboard command handling */
510 1.8 martin cngetc();
511 1.8 martin cnpollc(0);
512 1.1 hikaru }
513 1.1 hikaru
514 1.1 hikaru printf("%s\n\n", ((howto & RB_HALT) != 0) ? "halted." : "rebooting...");
515 1.1 hikaru
516 1.1 hikaru /*
517 1.1 hikaru * Need a small delay here, otherwise we see the first few characters of
518 1.1 hikaru * the warning below.
519 1.1 hikaru */
520 1.1 hikaru delay(80000);
521 1.1 hikaru
522 1.14 simonb octeon_soft_reset();
523 1.1 hikaru
524 1.1 hikaru delay(1000000);
525 1.1 hikaru
526 1.1 hikaru printf("WARNING: reset failed!\nSpinning...");
527 1.1 hikaru
528 1.1 hikaru for (;;)
529 1.1 hikaru /* spin forever */ ; /* XXX */
530 1.1 hikaru }
531