Home | History | Annotate | Line # | Download | only in cavium
machdep.c revision 1.3
      1  1.3    matt /*	$NetBSD: machdep.c,v 1.3 2015/06/01 22:55:12 matt Exp $	*/
      2  1.1  hikaru 
      3  1.1  hikaru /*
      4  1.1  hikaru  * Copyright 2001, 2002 Wasabi Systems, Inc.
      5  1.1  hikaru  * All rights reserved.
      6  1.1  hikaru  *
      7  1.1  hikaru  * Written by Jason R. Thorpe and Simon Burge for Wasabi Systems, Inc.
      8  1.1  hikaru  *
      9  1.1  hikaru  * Redistribution and use in source and binary forms, with or without
     10  1.1  hikaru  * modification, are permitted provided that the following conditions
     11  1.1  hikaru  * are met:
     12  1.1  hikaru  * 1. Redistributions of source code must retain the above copyright
     13  1.1  hikaru  *    notice, this list of conditions and the following disclaimer.
     14  1.1  hikaru  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1  hikaru  *    notice, this list of conditions and the following disclaimer in the
     16  1.1  hikaru  *    documentation and/or other materials provided with the distribution.
     17  1.1  hikaru  * 3. All advertising materials mentioning features or use of this software
     18  1.1  hikaru  *    must display the following acknowledgement:
     19  1.1  hikaru  *      This product includes software developed for the NetBSD Project by
     20  1.1  hikaru  *      Wasabi Systems, Inc.
     21  1.1  hikaru  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22  1.1  hikaru  *    or promote products derived from this software without specific prior
     23  1.1  hikaru  *    written permission.
     24  1.1  hikaru  *
     25  1.1  hikaru  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26  1.1  hikaru  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1  hikaru  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1  hikaru  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29  1.1  hikaru  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1  hikaru  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1  hikaru  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1  hikaru  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1  hikaru  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1  hikaru  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1  hikaru  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1  hikaru  */
     37  1.1  hikaru 
     38  1.1  hikaru /*
     39  1.1  hikaru  * Copyright (c) 1992, 1993
     40  1.1  hikaru  *	The Regents of the University of California.  All rights reserved.
     41  1.1  hikaru  *
     42  1.1  hikaru  * This code is derived from software contributed to Berkeley by
     43  1.1  hikaru  * the Systems Programming Group of the University of Utah Computer
     44  1.1  hikaru  * Science Department, The Mach Operating System project at
     45  1.1  hikaru  * Carnegie-Mellon University and Ralph Campbell.
     46  1.1  hikaru  *
     47  1.1  hikaru  * Redistribution and use in source and binary forms, with or without
     48  1.1  hikaru  * modification, are permitted provided that the following conditions
     49  1.1  hikaru  * are met:
     50  1.1  hikaru  * 1. Redistributions of source code must retain the above copyright
     51  1.1  hikaru  *    notice, this list of conditions and the following disclaimer.
     52  1.1  hikaru  * 2. Redistributions in binary form must reproduce the above copyright
     53  1.1  hikaru  *    notice, this list of conditions and the following disclaimer in the
     54  1.1  hikaru  *    documentation and/or other materials provided with the distribution.
     55  1.1  hikaru  * 3. Neither the name of the University nor the names of its contributors
     56  1.1  hikaru  *    may be used to endorse or promote products derived from this software
     57  1.1  hikaru  *    without specific prior written permission.
     58  1.1  hikaru  *
     59  1.1  hikaru  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     60  1.1  hikaru  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     61  1.1  hikaru  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     62  1.1  hikaru  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     63  1.1  hikaru  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     64  1.1  hikaru  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     65  1.1  hikaru  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     66  1.1  hikaru  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     67  1.1  hikaru  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     68  1.1  hikaru  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     69  1.1  hikaru  * SUCH DAMAGE.
     70  1.1  hikaru  *
     71  1.1  hikaru  *	@(#)machdep.c   8.3 (Berkeley) 1/12/94
     72  1.1  hikaru  *	from: Utah Hdr: machdep.c 1.63 91/04/24
     73  1.1  hikaru  */
     74  1.1  hikaru /*
     75  1.1  hikaru  * Copyright (c) 1988 University of Utah.
     76  1.1  hikaru  *
     77  1.1  hikaru  * This code is derived from software contributed to Berkeley by
     78  1.1  hikaru  * the Systems Programming Group of the University of Utah Computer
     79  1.1  hikaru  * Science Department, The Mach Operating System project at
     80  1.1  hikaru  * Carnegie-Mellon University and Ralph Campbell.
     81  1.1  hikaru  *
     82  1.1  hikaru  * Redistribution and use in source and binary forms, with or without
     83  1.1  hikaru  * modification, are permitted provided that the following conditions
     84  1.1  hikaru  * are met:
     85  1.1  hikaru  * 1. Redistributions of source code must retain the above copyright
     86  1.1  hikaru  *    notice, this list of conditions and the following disclaimer.
     87  1.1  hikaru  * 2. Redistributions in binary form must reproduce the above copyright
     88  1.1  hikaru  *    notice, this list of conditions and the following disclaimer in the
     89  1.1  hikaru  *    documentation and/or other materials provided with the distribution.
     90  1.1  hikaru  * 3. All advertising materials mentioning features or use of this software
     91  1.1  hikaru  *    must display the following acknowledgement:
     92  1.1  hikaru  *	This product includes software developed by the University of
     93  1.1  hikaru  *	California, Berkeley and its contributors.
     94  1.1  hikaru  * 4. Neither the name of the University nor the names of its contributors
     95  1.1  hikaru  *    may be used to endorse or promote products derived from this software
     96  1.1  hikaru  *    without specific prior written permission.
     97  1.1  hikaru  *
     98  1.1  hikaru  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     99  1.1  hikaru  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
    100  1.1  hikaru  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
    101  1.1  hikaru  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
    102  1.1  hikaru  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
    103  1.1  hikaru  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
    104  1.1  hikaru  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
    105  1.1  hikaru  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
    106  1.1  hikaru  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
    107  1.1  hikaru  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
    108  1.1  hikaru  * SUCH DAMAGE.
    109  1.1  hikaru  *
    110  1.1  hikaru  *	@(#)machdep.c   8.3 (Berkeley) 1/12/94
    111  1.1  hikaru  *	from: Utah Hdr: machdep.c 1.63 91/04/24
    112  1.1  hikaru  */
    113  1.1  hikaru 
    114  1.1  hikaru #include <sys/cdefs.h>
    115  1.3    matt __KERNEL_RCSID(0, "$NetBSD: machdep.c,v 1.3 2015/06/01 22:55:12 matt Exp $");
    116  1.1  hikaru 
    117  1.1  hikaru #include <sys/param.h>
    118  1.1  hikaru #include <sys/systm.h>
    119  1.1  hikaru #include <sys/kernel.h>
    120  1.1  hikaru #include <sys/buf.h>
    121  1.2    matt #include <sys/cpu.h>
    122  1.1  hikaru #include <sys/reboot.h>
    123  1.1  hikaru #include <sys/mount.h>
    124  1.1  hikaru #include <sys/kcore.h>
    125  1.1  hikaru #include <sys/boot_flag.h>
    126  1.1  hikaru #include <sys/termios.h>
    127  1.1  hikaru #include <sys/ksyms.h>
    128  1.1  hikaru 
    129  1.1  hikaru #include <uvm/uvm_extern.h>
    130  1.1  hikaru 
    131  1.1  hikaru #include <dev/cons.h>
    132  1.1  hikaru 
    133  1.1  hikaru #include "ksyms.h"
    134  1.1  hikaru 
    135  1.1  hikaru #if NKSYMS || defined(DDB) || defined(LKM)
    136  1.1  hikaru #include <machine/db_machdep.h>
    137  1.1  hikaru #include <ddb/db_extern.h>
    138  1.1  hikaru #endif
    139  1.1  hikaru 
    140  1.1  hikaru #include <machine/psl.h>
    141  1.1  hikaru #include <machine/locore.h>
    142  1.1  hikaru 
    143  1.1  hikaru #include <mips/cavium/autoconf.h>
    144  1.1  hikaru #include <mips/cavium/octeonvar.h>
    145  1.1  hikaru #include <mips/cavium/include/iobusvar.h>
    146  1.1  hikaru #include <mips/cavium/include/bootbusvar.h>
    147  1.1  hikaru 
    148  1.1  hikaru #include <mips/cavium/dev/octeon_uartreg.h>
    149  1.1  hikaru #include <mips/cavium/dev/octeon_ciureg.h>
    150  1.1  hikaru #include <mips/cavium/dev/octeon_gpioreg.h>
    151  1.1  hikaru 
    152  1.1  hikaru #include <evbmips/cavium/octeon_uboot.h>
    153  1.1  hikaru 
    154  1.1  hikaru static void	mach_init_bss(void);
    155  1.1  hikaru static void	mach_init_vector(void);
    156  1.1  hikaru static void	mach_init_bus_space(void);
    157  1.1  hikaru static void	mach_init_console(void);
    158  1.1  hikaru static void	mach_init_memory(u_quad_t);
    159  1.1  hikaru 
    160  1.1  hikaru #include "com.h"
    161  1.1  hikaru #if NCOM > 0
    162  1.1  hikaru #include <dev/ic/comreg.h>
    163  1.1  hikaru #include <dev/ic/comvar.h>
    164  1.1  hikaru int	comcnrate = 115200;	/* XXX should be config option */
    165  1.1  hikaru #endif /* NCOM > 0 */
    166  1.1  hikaru 
    167  1.1  hikaru /* Maps for VM objects. */
    168  1.1  hikaru struct vm_map *phys_map = NULL;
    169  1.1  hikaru 
    170  1.1  hikaru int	netboot;
    171  1.1  hikaru 
    172  1.1  hikaru phys_ram_seg_t mem_clusters[VM_PHYSSEG_MAX];
    173  1.1  hikaru int mem_cluster_cnt;
    174  1.1  hikaru 
    175  1.1  hikaru 
    176  1.1  hikaru void	configure(void);
    177  1.1  hikaru void	mach_init(uint64_t, uint64_t, uint64_t, uint64_t);
    178  1.1  hikaru 
    179  1.1  hikaru struct octeon_config octeon_configuration;
    180  1.1  hikaru struct octeon_btinfo octeon_btinfo;
    181  1.1  hikaru 
    182  1.1  hikaru /*
    183  1.1  hikaru  * Do all the stuff that locore normally does before calling main().
    184  1.1  hikaru  */
    185  1.1  hikaru void
    186  1.1  hikaru mach_init(uint64_t arg0, uint64_t arg1, uint64_t arg2, uint64_t arg3)
    187  1.1  hikaru {
    188  1.1  hikaru 	uint64_t btinfo_paddr;
    189  1.1  hikaru 	u_quad_t memsize;
    190  1.1  hikaru 	int corefreq;
    191  1.1  hikaru 
    192  1.1  hikaru 	mach_init_bss();
    193  1.1  hikaru 
    194  1.1  hikaru 	KASSERT(MIPS_XKPHYS_P(arg3));
    195  1.1  hikaru 	btinfo_paddr = mips64_ld_a64(arg3 + OCTEON_BTINFO_PADDR_OFFSET);
    196  1.1  hikaru 
    197  1.1  hikaru 	/* Should be in first 256MB segment */
    198  1.1  hikaru 	KASSERT(btinfo_paddr < 256 * 1024 * 1024);
    199  1.1  hikaru 	memcpy(&octeon_btinfo,
    200  1.1  hikaru 	    (struct octeon_btinfo *)MIPS_PHYS_TO_KSEG0(btinfo_paddr),
    201  1.1  hikaru 	    sizeof(octeon_btinfo));
    202  1.1  hikaru 
    203  1.1  hikaru 	corefreq = octeon_btinfo.obt_eclock_hz;
    204  1.1  hikaru 	memsize = octeon_btinfo.obt_dram_size * 1024 * 1024;
    205  1.1  hikaru 
    206  1.1  hikaru 	octeon_cal_timer(corefreq);
    207  1.1  hikaru 
    208  1.2    matt 	switch (MIPS_PRID_IMPL(mips_options.mips_cpu_id)) {
    209  1.2    matt 	case 0: cpu_setmodel("Cavium Octeon CN38XX/CN36XX"); break;
    210  1.2    matt 	case 1: cpu_setmodel("Cavium Octeon CN31XX/CN3020"); break;
    211  1.2    matt 	case 2: cpu_setmodel("Cavium Octeon CN3005/CN3010"); break;
    212  1.2    matt 	case 3: cpu_setmodel("Cavium Octeon CN58XX"); break;
    213  1.2    matt 	case 4: cpu_setmodel("Cavium Octeon CN5[4-7]XX"); break;
    214  1.2    matt 	case 6: cpu_setmodel("Cavium Octeon CN50XX"); break;
    215  1.2    matt 	case 7: cpu_setmodel("Cavium Octeon CN52XX"); break;
    216  1.2    matt 	default: cpu_setmodel("Cavium Octeon"); break;
    217  1.2    matt 	}
    218  1.2    matt 
    219  1.1  hikaru 	mach_init_vector();
    220  1.1  hikaru 
    221  1.1  hikaru 	/* set the VM page size */
    222  1.1  hikaru 	uvm_setpagesize();
    223  1.1  hikaru 
    224  1.1  hikaru 	mach_init_bus_space();
    225  1.1  hikaru 
    226  1.1  hikaru 	mach_init_console();
    227  1.1  hikaru 
    228  1.1  hikaru 	mach_init_memory(memsize);
    229  1.1  hikaru 
    230  1.1  hikaru 	/*
    231  1.1  hikaru 	 * Allocate uarea page for lwp0 and set it.
    232  1.1  hikaru 	 */
    233  1.1  hikaru 	mips_init_lwp0_uarea();
    234  1.1  hikaru 
    235  1.1  hikaru 	boothowto = RB_AUTOBOOT;
    236  1.1  hikaru 
    237  1.1  hikaru #if defined(DDB)
    238  1.1  hikaru 	if (boothowto & RB_KDB)
    239  1.1  hikaru 		Debugger();
    240  1.1  hikaru #endif
    241  1.1  hikaru }
    242  1.1  hikaru 
    243  1.1  hikaru void
    244  1.1  hikaru consinit(void)
    245  1.1  hikaru {
    246  1.1  hikaru 
    247  1.1  hikaru 	/*
    248  1.1  hikaru 	 * Everything related to console initialization is done
    249  1.1  hikaru 	 * in mach_init().
    250  1.1  hikaru 	 */
    251  1.1  hikaru }
    252  1.1  hikaru 
    253  1.1  hikaru void
    254  1.1  hikaru mach_init_bss(void)
    255  1.1  hikaru {
    256  1.1  hikaru 	extern char edata[], end[];
    257  1.1  hikaru 
    258  1.1  hikaru 	/*
    259  1.1  hikaru 	 * Clear the BSS segment.
    260  1.1  hikaru 	 */
    261  1.1  hikaru 	memset(edata, 0, mips_round_page(end) - (uintptr_t)edata);
    262  1.1  hikaru }
    263  1.1  hikaru 
    264  1.1  hikaru void
    265  1.1  hikaru mach_init_vector(void)
    266  1.1  hikaru {
    267  1.1  hikaru 
    268  1.1  hikaru 	/* Make sure exception base at 0 (MIPS_COP_0_EBASE) */
    269  1.1  hikaru 	asm volatile("mtc0 %0, $15, 1" : : "r"(0x80000000) );
    270  1.1  hikaru 
    271  1.1  hikaru 	/*
    272  1.1  hikaru 	 * Set up the exception vectors and CPU-specific function
    273  1.1  hikaru 	 * vectors early on.  We need the wbflush() vector set up
    274  1.1  hikaru 	 * before comcnattach() is called (or at least before the
    275  1.1  hikaru 	 * first printf() after that is called).
    276  1.1  hikaru 	 * Also clears the I+D caches.
    277  1.1  hikaru 	 */
    278  1.1  hikaru 	mips_vector_init(NULL, false);
    279  1.1  hikaru }
    280  1.1  hikaru 
    281  1.1  hikaru void
    282  1.1  hikaru mach_init_bus_space(void)
    283  1.1  hikaru {
    284  1.1  hikaru 	struct octeon_config *mcp = &octeon_configuration;
    285  1.1  hikaru 
    286  1.1  hikaru 	octeon_dma_init(mcp);
    287  1.1  hikaru 
    288  1.1  hikaru 	iobus_bootstrap(mcp);
    289  1.1  hikaru 	bootbus_bootstrap(mcp);
    290  1.1  hikaru }
    291  1.1  hikaru 
    292  1.1  hikaru void
    293  1.1  hikaru mach_init_console(void)
    294  1.1  hikaru {
    295  1.1  hikaru #if NCOM > 0
    296  1.1  hikaru 	struct octeon_config *mcp = &octeon_configuration;
    297  1.1  hikaru 	int status;
    298  1.1  hikaru 	extern int octeon_uart_com_cnattach(bus_space_tag_t, int, int);
    299  1.1  hikaru 
    300  1.1  hikaru 	/*
    301  1.1  hikaru 	 * Delay to allow firmware putchars to complete.
    302  1.1  hikaru 	 * FIFO depth * character time.
    303  1.1  hikaru 	 * character time = (1000000 / (defaultrate / 10))
    304  1.1  hikaru 	 */
    305  1.1  hikaru 	delay(640000000 / comcnrate);
    306  1.1  hikaru 
    307  1.1  hikaru 	status = octeon_uart_com_cnattach(
    308  1.1  hikaru 		&mcp->mc_iobus_bust,
    309  1.1  hikaru 		0,	/* XXX port 0 */
    310  1.1  hikaru 		comcnrate);
    311  1.1  hikaru 	if (status != 0)
    312  1.1  hikaru 		panic("can't initialize console!");	/* XXX print to nowhere! */
    313  1.1  hikaru #else
    314  1.1  hikaru 	panic("octeon: not configured to use serial console");
    315  1.1  hikaru #endif /* NCOM > 0 */
    316  1.1  hikaru }
    317  1.1  hikaru 
    318  1.1  hikaru void
    319  1.1  hikaru mach_init_memory(u_quad_t memsize)
    320  1.1  hikaru {
    321  1.3    matt 	extern char kernel_text[];
    322  1.1  hikaru 	extern char end[];
    323  1.1  hikaru 
    324  1.1  hikaru 	physmem = btoc(memsize);
    325  1.1  hikaru 
    326  1.1  hikaru 	if (memsize <= 256 * 1024 * 1024) {
    327  1.1  hikaru 		mem_clusters[0].start = 0;
    328  1.1  hikaru 		mem_clusters[0].size = memsize;
    329  1.1  hikaru 		mem_cluster_cnt = 1;
    330  1.1  hikaru 	} else if (memsize <= 512 * 1024 * 1024) {
    331  1.1  hikaru 		mem_clusters[0].start = 0;
    332  1.1  hikaru 		mem_clusters[0].size = 256 * 1024 * 1024;
    333  1.1  hikaru 		mem_clusters[1].start = 0x410000000ULL;
    334  1.1  hikaru 		mem_clusters[1].size = memsize - 256 * 1024 * 1024;
    335  1.1  hikaru 		mem_cluster_cnt = 2;
    336  1.1  hikaru 	} else {
    337  1.1  hikaru 		mem_clusters[0].start = 0;
    338  1.1  hikaru 		mem_clusters[0].size = 256 * 1024 * 1024;
    339  1.1  hikaru 		mem_clusters[1].start = 0x20000000;
    340  1.1  hikaru 		mem_clusters[1].size = memsize - 512 * 1024 * 1024;
    341  1.1  hikaru 		mem_clusters[2].start = 0x410000000ULL;
    342  1.1  hikaru 		mem_clusters[2].size = 256 * 1024 * 1024;
    343  1.1  hikaru 		mem_cluster_cnt = 3;
    344  1.1  hikaru 	}
    345  1.1  hikaru 
    346  1.3    matt 
    347  1.3    matt #ifdef MULTIPROCESSOR
    348  1.3    matt 	const u_int cores = mipsNN_cp0_ebase_read() & MIPS_EBASE_CPUNUM;
    349  1.3    matt 	mem_clusters[0].start = cores * 4096;
    350  1.3    matt #endif
    351  1.3    matt 
    352  1.1  hikaru 	/*
    353  1.1  hikaru 	 * Load the rest of the available pages into the VM system.
    354  1.1  hikaru 	 */
    355  1.3    matt 	mips_page_physload(mips_trunc_page(kernel_text), mips_round_page(end),
    356  1.1  hikaru 	    mem_clusters, mem_cluster_cnt, NULL, 0);
    357  1.1  hikaru 
    358  1.1  hikaru 	/*
    359  1.1  hikaru 	 * Initialize error message buffer (at end of core).
    360  1.1  hikaru 	 */
    361  1.1  hikaru 	mips_init_msgbuf();
    362  1.1  hikaru 
    363  1.1  hikaru 	pmap_bootstrap();
    364  1.1  hikaru }
    365  1.1  hikaru 
    366  1.1  hikaru /*
    367  1.1  hikaru  * cpu_startup
    368  1.1  hikaru  * cpu_reboot
    369  1.1  hikaru  */
    370  1.1  hikaru 
    371  1.1  hikaru int	waittime = -1;
    372  1.1  hikaru 
    373  1.1  hikaru /*
    374  1.1  hikaru  * Allocate memory for variable-sized tables,
    375  1.1  hikaru  */
    376  1.1  hikaru void
    377  1.1  hikaru cpu_startup(void)
    378  1.1  hikaru {
    379  1.1  hikaru 	/*
    380  1.1  hikaru 	 * Do the common startup items.
    381  1.1  hikaru 	 */
    382  1.1  hikaru 	cpu_startup_common();
    383  1.1  hikaru 
    384  1.1  hikaru 	/*
    385  1.1  hikaru 	 * Virtual memory is bootstrapped -- notify the bus spaces
    386  1.1  hikaru 	 * that memory allocation is now safe.
    387  1.1  hikaru 	 */
    388  1.1  hikaru 	octeon_configuration.mc_mallocsafe = 1;
    389  1.1  hikaru }
    390  1.1  hikaru 
    391  1.1  hikaru void
    392  1.1  hikaru cpu_reboot(int howto, char *bootstr)
    393  1.1  hikaru {
    394  1.1  hikaru 
    395  1.1  hikaru 	/* Take a snapshot before clobbering any registers. */
    396  1.1  hikaru 	savectx(curpcb);
    397  1.1  hikaru 
    398  1.1  hikaru 	if (cold) {
    399  1.1  hikaru 		howto |= RB_HALT;
    400  1.1  hikaru 		goto haltsys;
    401  1.1  hikaru 	}
    402  1.1  hikaru 
    403  1.1  hikaru 	/* If "always halt" was specified as a boot flag, obey. */
    404  1.1  hikaru 	if (boothowto & RB_HALT)
    405  1.1  hikaru 		howto |= RB_HALT;
    406  1.1  hikaru 
    407  1.1  hikaru 	boothowto = howto;
    408  1.1  hikaru 	if ((howto & RB_NOSYNC) == 0 && (waittime < 0)) {
    409  1.1  hikaru 		waittime = 0;
    410  1.1  hikaru 		vfs_shutdown();
    411  1.1  hikaru 
    412  1.1  hikaru 		/*
    413  1.1  hikaru 		 * If we've been adjusting the clock, the todr
    414  1.1  hikaru 		 * will be out of synch; adjust it now.
    415  1.1  hikaru 		 */
    416  1.1  hikaru 		resettodr();
    417  1.1  hikaru 	}
    418  1.1  hikaru 
    419  1.1  hikaru 	splhigh();
    420  1.1  hikaru 
    421  1.1  hikaru 	if (howto & RB_DUMP)
    422  1.1  hikaru 		dumpsys();
    423  1.1  hikaru 
    424  1.1  hikaru haltsys:
    425  1.1  hikaru 	doshutdownhooks();
    426  1.1  hikaru 
    427  1.1  hikaru 	if (howto & RB_HALT) {
    428  1.1  hikaru 		printf("\n");
    429  1.1  hikaru 		printf("The operating system has halted.\n");
    430  1.1  hikaru 		printf("Please press any key to reboot.\n\n");
    431  1.1  hikaru 	}
    432  1.1  hikaru 
    433  1.1  hikaru 	printf("%s\n\n", ((howto & RB_HALT) != 0) ? "halted." : "rebooting...");
    434  1.1  hikaru 
    435  1.1  hikaru 	/*
    436  1.1  hikaru 	 * Need a small delay here, otherwise we see the first few characters of
    437  1.1  hikaru 	 * the warning below.
    438  1.1  hikaru 	 */
    439  1.1  hikaru 	delay(80000);
    440  1.1  hikaru 
    441  1.1  hikaru 	/* initiate chip soft-reset */
    442  1.1  hikaru 	octeon_write_csr(CIU_SOFT_BIST, 0x0000000000000001ULL);
    443  1.1  hikaru 	octeon_read_csr(CIU_SOFT_RST);
    444  1.1  hikaru 	octeon_write_csr(CIU_SOFT_RST, 0x0000000000000001ULL);
    445  1.1  hikaru 
    446  1.1  hikaru 	delay(1000000);
    447  1.1  hikaru 
    448  1.1  hikaru 	printf("WARNING: reset failed!\nSpinning...");
    449  1.1  hikaru 
    450  1.1  hikaru 	for (;;)
    451  1.1  hikaru 		/* spin forever */ ;	/* XXX */
    452  1.1  hikaru }
    453