intr.c revision 1.7 1 1.7 macallan /* $NetBSD: intr.c,v 1.7 2015/03/11 12:40:36 macallan Exp $ */
2 1.1 macallan
3 1.1 macallan /*-
4 1.1 macallan * Copyright (c) 2014 Michael Lorenz
5 1.1 macallan * All rights reserved.
6 1.1 macallan *
7 1.1 macallan * Redistribution and use in source and binary forms, with or without
8 1.1 macallan * modification, are permitted provided that the following conditions
9 1.1 macallan * are met:
10 1.1 macallan * 1. Redistributions of source code must retain the above copyright
11 1.1 macallan * notice, this list of conditions and the following disclaimer.
12 1.1 macallan * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 macallan * notice, this list of conditions and the following disclaimer in the
14 1.1 macallan * documentation and/or other materials provided with the distribution.
15 1.1 macallan *
16 1.1 macallan * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 macallan * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 macallan * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 macallan * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 macallan * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 macallan * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 macallan * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 macallan * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 macallan * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 macallan * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 macallan * POSSIBILITY OF SUCH DAMAGE.
27 1.1 macallan */
28 1.1 macallan
29 1.1 macallan #include <sys/cdefs.h>
30 1.7 macallan __KERNEL_RCSID(0, "$NetBSD: intr.c,v 1.7 2015/03/11 12:40:36 macallan Exp $");
31 1.1 macallan
32 1.1 macallan #define __INTR_PRIVATE
33 1.1 macallan
34 1.1 macallan #include <sys/param.h>
35 1.1 macallan #include <sys/cpu.h>
36 1.1 macallan #include <sys/device.h>
37 1.1 macallan #include <sys/kernel.h>
38 1.1 macallan #include <sys/systm.h>
39 1.1 macallan #include <sys/timetc.h>
40 1.2 macallan #include <sys/bitops.h>
41 1.1 macallan
42 1.1 macallan #include <mips/locore.h>
43 1.1 macallan #include <machine/intr.h>
44 1.1 macallan
45 1.1 macallan #include <mips/ingenic/ingenic_regs.h>
46 1.1 macallan
47 1.2 macallan #include "opt_ingenic.h"
48 1.2 macallan
49 1.1 macallan extern void ingenic_clockintr(uint32_t);
50 1.1 macallan extern void ingenic_puts(const char *);
51 1.1 macallan
52 1.1 macallan /*
53 1.1 macallan * This is a mask of bits to clear in the SR when we go to a
54 1.1 macallan * given hardware interrupt priority level.
55 1.1 macallan */
56 1.1 macallan static const struct ipl_sr_map ingenic_ipl_sr_map = {
57 1.1 macallan .sr_bits = {
58 1.1 macallan [IPL_NONE] = 0,
59 1.1 macallan [IPL_SOFTCLOCK] = MIPS_SOFT_INT_MASK_0,
60 1.1 macallan [IPL_SOFTNET] = MIPS_SOFT_INT_MASK_0 | MIPS_SOFT_INT_MASK_1,
61 1.1 macallan [IPL_VM] =
62 1.1 macallan MIPS_SOFT_INT_MASK_0 | MIPS_SOFT_INT_MASK_1 |
63 1.1 macallan MIPS_INT_MASK_0 |
64 1.1 macallan MIPS_INT_MASK_3 |
65 1.1 macallan MIPS_INT_MASK_4 |
66 1.1 macallan MIPS_INT_MASK_5,
67 1.1 macallan [IPL_SCHED] =
68 1.1 macallan MIPS_SOFT_INT_MASK_0 | MIPS_SOFT_INT_MASK_1 |
69 1.1 macallan MIPS_INT_MASK_0 |
70 1.1 macallan MIPS_INT_MASK_1 |
71 1.1 macallan MIPS_INT_MASK_2 |
72 1.1 macallan MIPS_INT_MASK_3 |
73 1.1 macallan MIPS_INT_MASK_4 |
74 1.1 macallan MIPS_INT_MASK_5,
75 1.1 macallan [IPL_DDB] = MIPS_INT_MASK,
76 1.1 macallan [IPL_HIGH] = MIPS_INT_MASK,
77 1.1 macallan },
78 1.1 macallan };
79 1.1 macallan
80 1.2 macallan #define NINTR 64
81 1.2 macallan
82 1.2 macallan /* some timer channels share interrupts, couldn't find any others */
83 1.2 macallan struct intrhand {
84 1.2 macallan struct evcnt ih_count;
85 1.4 macallan char ih_name[16];
86 1.2 macallan int (*ih_func)(void *);
87 1.2 macallan void *ih_arg;
88 1.2 macallan int ih_ipl;
89 1.2 macallan };
90 1.2 macallan
91 1.2 macallan struct intrhand intrs[NINTR];
92 1.7 macallan struct evcnt clockintrs;
93 1.2 macallan
94 1.2 macallan void ingenic_irq(int);
95 1.2 macallan
96 1.1 macallan void
97 1.1 macallan evbmips_intr_init(void)
98 1.1 macallan {
99 1.1 macallan uint32_t reg;
100 1.2 macallan int i;
101 1.1 macallan
102 1.1 macallan ipl_sr_map = ingenic_ipl_sr_map;
103 1.1 macallan
104 1.7 macallan evcnt_attach_dynamic(&clockintrs,
105 1.7 macallan EVCNT_TYPE_INTR, NULL, "timer", "intr");
106 1.7 macallan
107 1.2 macallan /* zero all handlers */
108 1.2 macallan for (i = 0; i < NINTR; i++) {
109 1.2 macallan intrs[i].ih_func = NULL;
110 1.2 macallan intrs[i].ih_arg = NULL;
111 1.4 macallan snprintf(intrs[i].ih_name, sizeof(intrs[i].ih_name),
112 1.4 macallan "irq %d", i);
113 1.2 macallan evcnt_attach_dynamic(&intrs[i].ih_count, EVCNT_TYPE_INTR,
114 1.4 macallan NULL, "PIC", intrs[i].ih_name);
115 1.2 macallan }
116 1.2 macallan
117 1.1 macallan /* mask all peripheral IRQs */
118 1.1 macallan writereg(JZ_ICMR0, 0xffffffff);
119 1.1 macallan writereg(JZ_ICMR1, 0xffffffff);
120 1.1 macallan
121 1.2 macallan /* allow peripheral interrupts to core 0 only */
122 1.1 macallan reg = MFC0(12, 4); /* reset entry and interrupts */
123 1.1 macallan reg &= 0xffff0000;
124 1.1 macallan reg |= REIM_IRQ0_M | REIM_MIRQ0_M | REIM_MIRQ1_M;
125 1.1 macallan MTC0(reg, 12, 4);
126 1.1 macallan }
127 1.1 macallan
128 1.1 macallan void
129 1.1 macallan evbmips_iointr(int ipl, vaddr_t pc, uint32_t ipending)
130 1.1 macallan {
131 1.1 macallan uint32_t id;
132 1.3 macallan #ifdef INGENIC_INTR_DEBUG
133 1.1 macallan char buffer[256];
134 1.1 macallan
135 1.4 macallan #if 0
136 1.2 macallan snprintf(buffer, 256, "pending: %08x CR %08x\n", ipending,
137 1.2 macallan MFC0(MIPS_COP_0_CAUSE, 0));
138 1.1 macallan ingenic_puts(buffer);
139 1.1 macallan #endif
140 1.4 macallan #endif
141 1.1 macallan /* see which core we're on */
142 1.1 macallan id = MFC0(15, 1) & 7;
143 1.1 macallan
144 1.1 macallan /*
145 1.1 macallan * XXX
146 1.1 macallan * the manual counts the softint bits as INT0 and INT1, out headers
147 1.1 macallan * don't so everything here looks off by two
148 1.1 macallan */
149 1.1 macallan if (ipending & MIPS_INT_MASK_1) {
150 1.1 macallan /*
151 1.1 macallan * this is a mailbox interrupt / IPI
152 1.1 macallan * for now just print the message and clear it
153 1.1 macallan */
154 1.1 macallan uint32_t reg;
155 1.1 macallan
156 1.1 macallan /* read pending IPIs */
157 1.1 macallan reg = MFC0(12, 3);
158 1.1 macallan if (id == 0) {
159 1.1 macallan if (reg & CS_MIRQ0_P) {
160 1.1 macallan
161 1.3 macallan #ifdef INGENIC_INTR_DEBUG
162 1.2 macallan snprintf(buffer, 256,
163 1.2 macallan "IPI for core 0, msg %08x\n",
164 1.1 macallan MFC0(CP0_CORE_MBOX, 0));
165 1.1 macallan ingenic_puts(buffer);
166 1.1 macallan #endif
167 1.1 macallan reg &= (~CS_MIRQ0_P);
168 1.1 macallan /* clear it */
169 1.1 macallan MTC0(reg, 12, 3);
170 1.1 macallan }
171 1.1 macallan } else if (id == 1) {
172 1.1 macallan if (reg & CS_MIRQ1_P) {
173 1.3 macallan #ifdef INGENIC_INTR_DEBUG
174 1.2 macallan snprintf(buffer, 256,
175 1.2 macallan "IPI for core 1, msg %08x\n",
176 1.1 macallan MFC0(CP0_CORE_MBOX, 1));
177 1.1 macallan ingenic_puts(buffer);
178 1.1 macallan #endif
179 1.1 macallan reg &= ( 7 - CS_MIRQ1_P);
180 1.1 macallan /* clear it */
181 1.1 macallan MTC0(reg, 12, 3);
182 1.1 macallan }
183 1.1 macallan }
184 1.1 macallan }
185 1.1 macallan if (ipending & MIPS_INT_MASK_2) {
186 1.1 macallan /* this is a timer interrupt */
187 1.1 macallan ingenic_clockintr(id);
188 1.7 macallan clockintrs.ev_count++;
189 1.1 macallan ingenic_puts("INT2\n");
190 1.1 macallan }
191 1.1 macallan if (ipending & MIPS_INT_MASK_0) {
192 1.5 macallan uint32_t mask;
193 1.1 macallan /* peripheral interrupt */
194 1.1 macallan
195 1.1 macallan /*
196 1.1 macallan * XXX
197 1.1 macallan * OS timer interrupts are supposed to show up as INT2 as well
198 1.1 macallan * but I haven't seen them there so for now we just weed them
199 1.1 macallan * out right here.
200 1.1 macallan * The idea is to allow peripheral interrupts on both cores but
201 1.1 macallan * block INT0 on core1 so it would see only timer interrupts
202 1.1 macallan * and IPIs. If that doesn't work we'll have to send an IPI to
203 1.1 macallan * core1 for each timer tick.
204 1.1 macallan */
205 1.5 macallan mask = readreg(JZ_ICPR0);
206 1.5 macallan if (mask & 0x0c000000) {
207 1.5 macallan writereg(JZ_ICMSR0, mask);
208 1.1 macallan ingenic_clockintr(id);
209 1.5 macallan writereg(JZ_ICMCR0, mask);
210 1.7 macallan clockintrs.ev_count++;
211 1.2 macallan }
212 1.2 macallan ingenic_irq(ipl);
213 1.1 macallan KASSERT(id == 0);
214 1.1 macallan }
215 1.1 macallan }
216 1.2 macallan
217 1.2 macallan void
218 1.2 macallan ingenic_irq(int ipl)
219 1.2 macallan {
220 1.5 macallan uint32_t irql, irqh, mask, ll, hh;
221 1.4 macallan int bit, idx, bail;
222 1.3 macallan #ifdef INGENIC_INTR_DEBUG
223 1.3 macallan char buffer[16];
224 1.3 macallan #endif
225 1.2 macallan
226 1.2 macallan irql = readreg(JZ_ICPR0);
227 1.5 macallan irqh = readreg(JZ_ICPR1);
228 1.3 macallan #ifdef INGENIC_INTR_DEBUG
229 1.3 macallan if (irql != 0) {
230 1.3 macallan snprintf(buffer, 16, " il%08x", irql);
231 1.3 macallan ingenic_puts(buffer);
232 1.3 macallan }
233 1.3 macallan #endif
234 1.4 macallan bail = 32;
235 1.5 macallan ll = irql;
236 1.5 macallan hh = irqh;
237 1.5 macallan writereg(JZ_ICMSR0, ll);
238 1.5 macallan writereg(JZ_ICMSR1, hh);
239 1.2 macallan bit = ffs32(irql);
240 1.2 macallan while (bit != 0) {
241 1.2 macallan idx = bit - 1;
242 1.2 macallan mask = 1 << idx;
243 1.6 macallan intrs[idx].ih_count.ev_count++;
244 1.2 macallan if (intrs[idx].ih_func != NULL) {
245 1.2 macallan if (intrs[idx].ih_ipl == IPL_VM)
246 1.2 macallan KERNEL_LOCK(1, NULL);
247 1.2 macallan intrs[idx].ih_func(intrs[idx].ih_arg);
248 1.2 macallan if (intrs[idx].ih_ipl == IPL_VM)
249 1.2 macallan KERNEL_UNLOCK_ONE(NULL);
250 1.2 macallan } else {
251 1.3 macallan /* spurious interrupt, mask it */
252 1.2 macallan writereg(JZ_ICMSR0, mask);
253 1.2 macallan }
254 1.2 macallan irql &= ~mask;
255 1.2 macallan bit = ffs32(irql);
256 1.4 macallan bail--;
257 1.4 macallan KASSERT(bail > 0);
258 1.2 macallan }
259 1.2 macallan
260 1.3 macallan #ifdef INGENIC_INTR_DEBUG
261 1.3 macallan if (irqh != 0) {
262 1.3 macallan snprintf(buffer, 16, " ih%08x", irqh);
263 1.3 macallan ingenic_puts(buffer);
264 1.3 macallan }
265 1.3 macallan #endif
266 1.2 macallan bit = ffs32(irqh);
267 1.2 macallan while (bit != 0) {
268 1.2 macallan idx = bit - 1;
269 1.2 macallan mask = 1 << idx;
270 1.2 macallan idx += 32;
271 1.6 macallan intrs[idx].ih_count.ev_count++;
272 1.2 macallan if (intrs[idx].ih_func != NULL) {
273 1.2 macallan if (intrs[idx].ih_ipl == IPL_VM)
274 1.2 macallan KERNEL_LOCK(1, NULL);
275 1.2 macallan intrs[idx].ih_func(intrs[idx].ih_arg);
276 1.2 macallan if (intrs[idx].ih_ipl == IPL_VM)
277 1.2 macallan KERNEL_UNLOCK_ONE(NULL);
278 1.2 macallan } else {
279 1.3 macallan /* spurious interrupt, mask it */
280 1.2 macallan writereg(JZ_ICMSR1, mask);
281 1.2 macallan }
282 1.2 macallan irqh &= ~mask;
283 1.2 macallan bit = ffs32(irqh);
284 1.2 macallan }
285 1.5 macallan writereg(JZ_ICMCR0, ll);
286 1.5 macallan writereg(JZ_ICMCR1, hh);
287 1.2 macallan }
288 1.2 macallan
289 1.2 macallan void *
290 1.2 macallan evbmips_intr_establish(int irq, int (*func)(void *), void *arg)
291 1.2 macallan {
292 1.2 macallan int s;
293 1.2 macallan
294 1.2 macallan if ((irq < 0) || (irq >= NINTR)) {
295 1.2 macallan aprint_error("%s: invalid irq %d\n", __func__, irq);
296 1.2 macallan return NULL;
297 1.2 macallan }
298 1.2 macallan
299 1.2 macallan s = splhigh(); /* XXX probably needs a mutex */
300 1.2 macallan intrs[irq].ih_func = func;
301 1.2 macallan intrs[irq].ih_arg = arg;
302 1.2 macallan intrs[irq].ih_ipl = IPL_VM;
303 1.2 macallan
304 1.2 macallan /* now enable the IRQ */
305 1.2 macallan if (irq >= 32) {
306 1.2 macallan writereg(JZ_ICMCR1, 1 << (irq - 32));
307 1.2 macallan } else
308 1.2 macallan writereg(JZ_ICMCR0, 1 << irq);
309 1.2 macallan
310 1.2 macallan splx(s);
311 1.2 macallan
312 1.2 macallan return ((void *)(irq + 1));
313 1.2 macallan }
314 1.2 macallan
315 1.2 macallan void
316 1.2 macallan evbmips_intr_disestablish(void *cookie)
317 1.2 macallan {
318 1.2 macallan int irq = ((int)cookie) - 1;
319 1.2 macallan int s;
320 1.2 macallan
321 1.2 macallan if ((irq < 0) || (irq >= NINTR)) {
322 1.2 macallan aprint_error("%s: invalid irq %d\n", __func__, irq);
323 1.2 macallan return;
324 1.2 macallan }
325 1.2 macallan
326 1.2 macallan s = splhigh();
327 1.2 macallan
328 1.2 macallan /* disable the IRQ */
329 1.2 macallan if (irq >= 32) {
330 1.2 macallan writereg(JZ_ICMSR1, 1 << (irq - 32));
331 1.2 macallan } else
332 1.2 macallan writereg(JZ_ICMSR0, 1 << irq);
333 1.2 macallan
334 1.2 macallan intrs[irq].ih_func = NULL;
335 1.2 macallan intrs[irq].ih_arg = NULL;
336 1.2 macallan intrs[irq].ih_ipl = 0;
337 1.2 macallan
338 1.2 macallan splx(s);
339 1.2 macallan }
340