intr.c revision 1.9 1 1.9 macallan /* $NetBSD: intr.c,v 1.9 2015/04/04 13:06:01 macallan Exp $ */
2 1.1 macallan
3 1.1 macallan /*-
4 1.1 macallan * Copyright (c) 2014 Michael Lorenz
5 1.1 macallan * All rights reserved.
6 1.1 macallan *
7 1.1 macallan * Redistribution and use in source and binary forms, with or without
8 1.1 macallan * modification, are permitted provided that the following conditions
9 1.1 macallan * are met:
10 1.1 macallan * 1. Redistributions of source code must retain the above copyright
11 1.1 macallan * notice, this list of conditions and the following disclaimer.
12 1.1 macallan * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 macallan * notice, this list of conditions and the following disclaimer in the
14 1.1 macallan * documentation and/or other materials provided with the distribution.
15 1.1 macallan *
16 1.1 macallan * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
17 1.1 macallan * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
18 1.1 macallan * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
19 1.1 macallan * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
20 1.1 macallan * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
21 1.1 macallan * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
22 1.1 macallan * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
23 1.1 macallan * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
24 1.1 macallan * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
25 1.1 macallan * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
26 1.1 macallan * POSSIBILITY OF SUCH DAMAGE.
27 1.1 macallan */
28 1.1 macallan
29 1.1 macallan #include <sys/cdefs.h>
30 1.9 macallan __KERNEL_RCSID(0, "$NetBSD: intr.c,v 1.9 2015/04/04 13:06:01 macallan Exp $");
31 1.1 macallan
32 1.1 macallan #define __INTR_PRIVATE
33 1.1 macallan
34 1.1 macallan #include <sys/param.h>
35 1.1 macallan #include <sys/cpu.h>
36 1.1 macallan #include <sys/device.h>
37 1.1 macallan #include <sys/kernel.h>
38 1.1 macallan #include <sys/systm.h>
39 1.1 macallan #include <sys/timetc.h>
40 1.2 macallan #include <sys/bitops.h>
41 1.1 macallan
42 1.1 macallan #include <mips/locore.h>
43 1.1 macallan #include <machine/intr.h>
44 1.1 macallan
45 1.1 macallan #include <mips/ingenic/ingenic_regs.h>
46 1.1 macallan
47 1.2 macallan #include "opt_ingenic.h"
48 1.2 macallan
49 1.1 macallan extern void ingenic_clockintr(uint32_t);
50 1.1 macallan extern void ingenic_puts(const char *);
51 1.1 macallan
52 1.1 macallan /*
53 1.1 macallan * This is a mask of bits to clear in the SR when we go to a
54 1.1 macallan * given hardware interrupt priority level.
55 1.1 macallan */
56 1.1 macallan static const struct ipl_sr_map ingenic_ipl_sr_map = {
57 1.1 macallan .sr_bits = {
58 1.1 macallan [IPL_NONE] = 0,
59 1.1 macallan [IPL_SOFTCLOCK] = MIPS_SOFT_INT_MASK_0,
60 1.1 macallan [IPL_SOFTNET] = MIPS_SOFT_INT_MASK_0 | MIPS_SOFT_INT_MASK_1,
61 1.1 macallan [IPL_VM] =
62 1.1 macallan MIPS_SOFT_INT_MASK_0 | MIPS_SOFT_INT_MASK_1 |
63 1.1 macallan MIPS_INT_MASK_0 |
64 1.1 macallan MIPS_INT_MASK_3 |
65 1.1 macallan MIPS_INT_MASK_4 |
66 1.1 macallan MIPS_INT_MASK_5,
67 1.1 macallan [IPL_SCHED] =
68 1.1 macallan MIPS_SOFT_INT_MASK_0 | MIPS_SOFT_INT_MASK_1 |
69 1.1 macallan MIPS_INT_MASK_0 |
70 1.1 macallan MIPS_INT_MASK_1 |
71 1.1 macallan MIPS_INT_MASK_2 |
72 1.1 macallan MIPS_INT_MASK_3 |
73 1.1 macallan MIPS_INT_MASK_4 |
74 1.1 macallan MIPS_INT_MASK_5,
75 1.1 macallan [IPL_DDB] = MIPS_INT_MASK,
76 1.1 macallan [IPL_HIGH] = MIPS_INT_MASK,
77 1.1 macallan },
78 1.1 macallan };
79 1.1 macallan
80 1.2 macallan #define NINTR 64
81 1.2 macallan
82 1.2 macallan /* some timer channels share interrupts, couldn't find any others */
83 1.2 macallan struct intrhand {
84 1.2 macallan struct evcnt ih_count;
85 1.4 macallan char ih_name[16];
86 1.2 macallan int (*ih_func)(void *);
87 1.2 macallan void *ih_arg;
88 1.2 macallan int ih_ipl;
89 1.2 macallan };
90 1.2 macallan
91 1.2 macallan struct intrhand intrs[NINTR];
92 1.7 macallan struct evcnt clockintrs;
93 1.2 macallan
94 1.2 macallan void ingenic_irq(int);
95 1.2 macallan
96 1.1 macallan void
97 1.1 macallan evbmips_intr_init(void)
98 1.1 macallan {
99 1.1 macallan uint32_t reg;
100 1.2 macallan int i;
101 1.1 macallan
102 1.1 macallan ipl_sr_map = ingenic_ipl_sr_map;
103 1.1 macallan
104 1.7 macallan evcnt_attach_dynamic(&clockintrs,
105 1.7 macallan EVCNT_TYPE_INTR, NULL, "timer", "intr");
106 1.7 macallan
107 1.2 macallan /* zero all handlers */
108 1.2 macallan for (i = 0; i < NINTR; i++) {
109 1.2 macallan intrs[i].ih_func = NULL;
110 1.2 macallan intrs[i].ih_arg = NULL;
111 1.4 macallan snprintf(intrs[i].ih_name, sizeof(intrs[i].ih_name),
112 1.4 macallan "irq %d", i);
113 1.2 macallan evcnt_attach_dynamic(&intrs[i].ih_count, EVCNT_TYPE_INTR,
114 1.8 macallan NULL, "INTC", intrs[i].ih_name);
115 1.2 macallan }
116 1.2 macallan
117 1.1 macallan /* mask all peripheral IRQs */
118 1.1 macallan writereg(JZ_ICMR0, 0xffffffff);
119 1.1 macallan writereg(JZ_ICMR1, 0xffffffff);
120 1.1 macallan
121 1.2 macallan /* allow peripheral interrupts to core 0 only */
122 1.1 macallan reg = MFC0(12, 4); /* reset entry and interrupts */
123 1.1 macallan reg &= 0xffff0000;
124 1.9 macallan reg |= REIM_IRQ0_M | REIM_MIRQ0_M;
125 1.1 macallan MTC0(reg, 12, 4);
126 1.1 macallan }
127 1.1 macallan
128 1.1 macallan void
129 1.1 macallan evbmips_iointr(int ipl, vaddr_t pc, uint32_t ipending)
130 1.1 macallan {
131 1.1 macallan uint32_t id;
132 1.3 macallan #ifdef INGENIC_INTR_DEBUG
133 1.1 macallan char buffer[256];
134 1.1 macallan
135 1.4 macallan #if 0
136 1.2 macallan snprintf(buffer, 256, "pending: %08x CR %08x\n", ipending,
137 1.2 macallan MFC0(MIPS_COP_0_CAUSE, 0));
138 1.1 macallan ingenic_puts(buffer);
139 1.1 macallan #endif
140 1.4 macallan #endif
141 1.1 macallan /* see which core we're on */
142 1.1 macallan id = MFC0(15, 1) & 7;
143 1.1 macallan
144 1.1 macallan /*
145 1.1 macallan * XXX
146 1.1 macallan * the manual counts the softint bits as INT0 and INT1, out headers
147 1.1 macallan * don't so everything here looks off by two
148 1.1 macallan */
149 1.1 macallan if (ipending & MIPS_INT_MASK_1) {
150 1.1 macallan /*
151 1.1 macallan * this is a mailbox interrupt / IPI
152 1.1 macallan */
153 1.1 macallan uint32_t reg;
154 1.1 macallan
155 1.1 macallan /* read pending IPIs */
156 1.1 macallan reg = MFC0(12, 3);
157 1.1 macallan if (id == 0) {
158 1.1 macallan if (reg & CS_MIRQ0_P) {
159 1.9 macallan #ifdef MULTIPROCESSOR
160 1.9 macallan uint32_t tag;
161 1.9 macallan tag = MFC0(CP0_CORE_MBOX, 0);
162 1.1 macallan
163 1.9 macallan ipi_process(curcpu(), tag);
164 1.3 macallan #ifdef INGENIC_INTR_DEBUG
165 1.2 macallan snprintf(buffer, 256,
166 1.9 macallan "IPI for core 0, msg %08x\n", tag);
167 1.1 macallan ingenic_puts(buffer);
168 1.1 macallan #endif
169 1.9 macallan #endif
170 1.1 macallan reg &= (~CS_MIRQ0_P);
171 1.1 macallan /* clear it */
172 1.1 macallan MTC0(reg, 12, 3);
173 1.1 macallan }
174 1.1 macallan } else if (id == 1) {
175 1.1 macallan if (reg & CS_MIRQ1_P) {
176 1.9 macallan #ifdef MULTIPROCESSOR
177 1.9 macallan uint32_t tag;
178 1.9 macallan tag = MFC0(CP0_CORE_MBOX, 1);
179 1.9 macallan ipi_process(curcpu(), tag);
180 1.3 macallan #ifdef INGENIC_INTR_DEBUG
181 1.2 macallan snprintf(buffer, 256,
182 1.9 macallan "IPI for core 1, msg %08x\n", tag);
183 1.1 macallan ingenic_puts(buffer);
184 1.1 macallan #endif
185 1.9 macallan #endif
186 1.9 macallan reg &= (~CS_MIRQ1_P);
187 1.1 macallan /* clear it */
188 1.1 macallan MTC0(reg, 12, 3);
189 1.1 macallan }
190 1.1 macallan }
191 1.1 macallan }
192 1.1 macallan if (ipending & MIPS_INT_MASK_2) {
193 1.1 macallan /* this is a timer interrupt */
194 1.1 macallan ingenic_clockintr(id);
195 1.7 macallan clockintrs.ev_count++;
196 1.1 macallan ingenic_puts("INT2\n");
197 1.1 macallan }
198 1.1 macallan if (ipending & MIPS_INT_MASK_0) {
199 1.5 macallan uint32_t mask;
200 1.1 macallan /* peripheral interrupt */
201 1.1 macallan
202 1.1 macallan /*
203 1.1 macallan * XXX
204 1.1 macallan * OS timer interrupts are supposed to show up as INT2 as well
205 1.1 macallan * but I haven't seen them there so for now we just weed them
206 1.1 macallan * out right here.
207 1.1 macallan * The idea is to allow peripheral interrupts on both cores but
208 1.1 macallan * block INT0 on core1 so it would see only timer interrupts
209 1.1 macallan * and IPIs. If that doesn't work we'll have to send an IPI to
210 1.1 macallan * core1 for each timer tick.
211 1.1 macallan */
212 1.5 macallan mask = readreg(JZ_ICPR0);
213 1.5 macallan if (mask & 0x0c000000) {
214 1.5 macallan writereg(JZ_ICMSR0, mask);
215 1.1 macallan ingenic_clockintr(id);
216 1.5 macallan writereg(JZ_ICMCR0, mask);
217 1.7 macallan clockintrs.ev_count++;
218 1.2 macallan }
219 1.2 macallan ingenic_irq(ipl);
220 1.1 macallan KASSERT(id == 0);
221 1.1 macallan }
222 1.1 macallan }
223 1.2 macallan
224 1.2 macallan void
225 1.2 macallan ingenic_irq(int ipl)
226 1.2 macallan {
227 1.5 macallan uint32_t irql, irqh, mask, ll, hh;
228 1.4 macallan int bit, idx, bail;
229 1.3 macallan #ifdef INGENIC_INTR_DEBUG
230 1.3 macallan char buffer[16];
231 1.3 macallan #endif
232 1.2 macallan
233 1.2 macallan irql = readreg(JZ_ICPR0);
234 1.5 macallan irqh = readreg(JZ_ICPR1);
235 1.3 macallan #ifdef INGENIC_INTR_DEBUG
236 1.3 macallan if (irql != 0) {
237 1.3 macallan snprintf(buffer, 16, " il%08x", irql);
238 1.3 macallan ingenic_puts(buffer);
239 1.3 macallan }
240 1.3 macallan #endif
241 1.4 macallan bail = 32;
242 1.5 macallan ll = irql;
243 1.5 macallan hh = irqh;
244 1.5 macallan writereg(JZ_ICMSR0, ll);
245 1.5 macallan writereg(JZ_ICMSR1, hh);
246 1.2 macallan bit = ffs32(irql);
247 1.2 macallan while (bit != 0) {
248 1.2 macallan idx = bit - 1;
249 1.2 macallan mask = 1 << idx;
250 1.6 macallan intrs[idx].ih_count.ev_count++;
251 1.2 macallan if (intrs[idx].ih_func != NULL) {
252 1.2 macallan if (intrs[idx].ih_ipl == IPL_VM)
253 1.2 macallan KERNEL_LOCK(1, NULL);
254 1.2 macallan intrs[idx].ih_func(intrs[idx].ih_arg);
255 1.2 macallan if (intrs[idx].ih_ipl == IPL_VM)
256 1.2 macallan KERNEL_UNLOCK_ONE(NULL);
257 1.2 macallan } else {
258 1.3 macallan /* spurious interrupt, mask it */
259 1.2 macallan writereg(JZ_ICMSR0, mask);
260 1.2 macallan }
261 1.2 macallan irql &= ~mask;
262 1.2 macallan bit = ffs32(irql);
263 1.4 macallan bail--;
264 1.4 macallan KASSERT(bail > 0);
265 1.2 macallan }
266 1.2 macallan
267 1.3 macallan #ifdef INGENIC_INTR_DEBUG
268 1.3 macallan if (irqh != 0) {
269 1.3 macallan snprintf(buffer, 16, " ih%08x", irqh);
270 1.3 macallan ingenic_puts(buffer);
271 1.3 macallan }
272 1.3 macallan #endif
273 1.2 macallan bit = ffs32(irqh);
274 1.2 macallan while (bit != 0) {
275 1.2 macallan idx = bit - 1;
276 1.2 macallan mask = 1 << idx;
277 1.2 macallan idx += 32;
278 1.6 macallan intrs[idx].ih_count.ev_count++;
279 1.2 macallan if (intrs[idx].ih_func != NULL) {
280 1.2 macallan if (intrs[idx].ih_ipl == IPL_VM)
281 1.2 macallan KERNEL_LOCK(1, NULL);
282 1.2 macallan intrs[idx].ih_func(intrs[idx].ih_arg);
283 1.2 macallan if (intrs[idx].ih_ipl == IPL_VM)
284 1.2 macallan KERNEL_UNLOCK_ONE(NULL);
285 1.2 macallan } else {
286 1.3 macallan /* spurious interrupt, mask it */
287 1.2 macallan writereg(JZ_ICMSR1, mask);
288 1.2 macallan }
289 1.2 macallan irqh &= ~mask;
290 1.2 macallan bit = ffs32(irqh);
291 1.2 macallan }
292 1.5 macallan writereg(JZ_ICMCR0, ll);
293 1.5 macallan writereg(JZ_ICMCR1, hh);
294 1.2 macallan }
295 1.2 macallan
296 1.2 macallan void *
297 1.2 macallan evbmips_intr_establish(int irq, int (*func)(void *), void *arg)
298 1.2 macallan {
299 1.2 macallan int s;
300 1.2 macallan
301 1.2 macallan if ((irq < 0) || (irq >= NINTR)) {
302 1.2 macallan aprint_error("%s: invalid irq %d\n", __func__, irq);
303 1.2 macallan return NULL;
304 1.2 macallan }
305 1.2 macallan
306 1.2 macallan s = splhigh(); /* XXX probably needs a mutex */
307 1.2 macallan intrs[irq].ih_func = func;
308 1.2 macallan intrs[irq].ih_arg = arg;
309 1.2 macallan intrs[irq].ih_ipl = IPL_VM;
310 1.2 macallan
311 1.2 macallan /* now enable the IRQ */
312 1.2 macallan if (irq >= 32) {
313 1.2 macallan writereg(JZ_ICMCR1, 1 << (irq - 32));
314 1.2 macallan } else
315 1.2 macallan writereg(JZ_ICMCR0, 1 << irq);
316 1.2 macallan
317 1.2 macallan splx(s);
318 1.2 macallan
319 1.2 macallan return ((void *)(irq + 1));
320 1.2 macallan }
321 1.2 macallan
322 1.2 macallan void
323 1.2 macallan evbmips_intr_disestablish(void *cookie)
324 1.2 macallan {
325 1.2 macallan int irq = ((int)cookie) - 1;
326 1.2 macallan int s;
327 1.2 macallan
328 1.2 macallan if ((irq < 0) || (irq >= NINTR)) {
329 1.2 macallan aprint_error("%s: invalid irq %d\n", __func__, irq);
330 1.2 macallan return;
331 1.2 macallan }
332 1.2 macallan
333 1.2 macallan s = splhigh();
334 1.2 macallan
335 1.2 macallan /* disable the IRQ */
336 1.2 macallan if (irq >= 32) {
337 1.2 macallan writereg(JZ_ICMSR1, 1 << (irq - 32));
338 1.2 macallan } else
339 1.2 macallan writereg(JZ_ICMSR0, 1 << irq);
340 1.2 macallan
341 1.2 macallan intrs[irq].ih_func = NULL;
342 1.2 macallan intrs[irq].ih_arg = NULL;
343 1.2 macallan intrs[irq].ih_ipl = 0;
344 1.2 macallan
345 1.2 macallan splx(s);
346 1.2 macallan }
347