Home | History | Annotate | Line # | Download | only in ingenic
machdep.c revision 1.10.2.1
      1  1.10.2.1  pgoyette /*	$NetBSD: machdep.c,v 1.10.2.1 2017/01/07 08:56:16 pgoyette Exp $ */
      2       1.1  macallan 
      3       1.1  macallan /*-
      4       1.1  macallan  * Copyright (c) 2014 Michael Lorenz
      5       1.1  macallan  * All rights reserved.
      6       1.1  macallan  *
      7       1.1  macallan  * Redistribution and use in source and binary forms, with or without
      8       1.1  macallan  * modification, are permitted provided that the following conditions
      9       1.1  macallan  * are met:
     10       1.1  macallan  * 1. Redistributions of source code must retain the above copyright
     11       1.1  macallan  *    notice, this list of conditions and the following disclaimer.
     12       1.1  macallan  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1  macallan  *    notice, this list of conditions and the following disclaimer in the
     14       1.1  macallan  *    documentation and/or other materials provided with the distribution.
     15       1.1  macallan  *
     16       1.1  macallan  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     17       1.1  macallan  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     18       1.1  macallan  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     19       1.1  macallan  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     20       1.1  macallan  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     21       1.1  macallan  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     22       1.1  macallan  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     23       1.1  macallan  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     24       1.1  macallan  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     25       1.1  macallan  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     26       1.1  macallan  * POSSIBILITY OF SUCH DAMAGE.
     27       1.1  macallan  */
     28       1.1  macallan 
     29       1.1  macallan #include <sys/cdefs.h>
     30  1.10.2.1  pgoyette __KERNEL_RCSID(0, "$NetBSD: machdep.c,v 1.10.2.1 2017/01/07 08:56:16 pgoyette Exp $");
     31       1.1  macallan 
     32       1.1  macallan #include "opt_ddb.h"
     33       1.1  macallan #include "opt_kgdb.h"
     34       1.1  macallan #include "opt_modular.h"
     35       1.1  macallan 
     36       1.1  macallan #include <sys/param.h>
     37       1.1  macallan #include <sys/boot_flag.h>
     38       1.1  macallan #include <sys/device.h>
     39       1.1  macallan #include <sys/kernel.h>
     40       1.1  macallan #include <sys/kcore.h>
     41       1.1  macallan #include <sys/ksyms.h>
     42       1.1  macallan #include <sys/mount.h>
     43       1.1  macallan #include <sys/reboot.h>
     44       1.1  macallan #include <sys/cpu.h>
     45       1.2  macallan #include <sys/bus.h>
     46      1.10  macallan #include <sys/mutex.h>
     47       1.1  macallan 
     48       1.1  macallan #include <uvm/uvm_extern.h>
     49       1.1  macallan 
     50       1.1  macallan #include <dev/cons.h>
     51       1.1  macallan 
     52       1.1  macallan #include "ksyms.h"
     53       1.1  macallan 
     54       1.1  macallan #if NKSYMS || defined(DDB) || defined(MODULAR)
     55       1.1  macallan #include <mips/db_machdep.h>
     56       1.1  macallan #include <ddb/db_extern.h>
     57       1.1  macallan #endif
     58       1.1  macallan 
     59       1.1  macallan #include <mips/cache.h>
     60       1.1  macallan #include <mips/locore.h>
     61       1.1  macallan #include <mips/cpuregs.h>
     62       1.1  macallan 
     63       1.2  macallan #include <mips/ingenic/ingenic_regs.h>
     64       1.2  macallan #include <mips/ingenic/ingenic_var.h>
     65       1.2  macallan 
     66       1.3  macallan #include "opt_ingenic.h"
     67       1.3  macallan 
     68       1.1  macallan /* Maps for VM objects. */
     69       1.1  macallan struct vm_map *phys_map = NULL;
     70       1.1  macallan 
     71       1.1  macallan int maxmem;			/* max memory per process */
     72       1.1  macallan 
     73       1.1  macallan int mem_cluster_cnt;
     74       1.1  macallan phys_ram_seg_t mem_clusters[VM_PHYSSEG_MAX];
     75       1.1  macallan 
     76       1.1  macallan void	mach_init(void); /* XXX */
     77       1.1  macallan void	ingenic_reset(void);
     78       1.1  macallan 
     79       1.1  macallan void	ingenic_putchar_init(void);
     80       1.1  macallan void	ingenic_puts(const char *);
     81       1.1  macallan void	ingenic_com_cnattach(void);
     82       1.1  macallan 
     83      1.10  macallan #ifdef MULTIPROCESSOR
     84      1.10  macallan kmutex_t ingenic_ipi_lock;
     85      1.10  macallan #endif
     86      1.10  macallan 
     87       1.1  macallan static void
     88       1.1  macallan cal_timer(void)
     89       1.1  macallan {
     90       1.1  macallan 	uint32_t	cntfreq;
     91       1.1  macallan 	volatile uint32_t junk;
     92       1.1  macallan 
     93       1.1  macallan 	/*
     94       1.1  macallan 	 * The manual seems to imply that EXCCLK is 12MHz, although in real
     95       1.1  macallan 	 * life it appears to be 48MHz. Either way, we want a 12MHz counter.
     96       1.1  macallan 	 */
     97       1.1  macallan 	curcpu()->ci_cpu_freq = 1200000000;	/* for now */
     98       1.1  macallan 	cntfreq = 12000000;	/* EXTCLK / 4 */
     99       1.1  macallan 
    100       1.1  macallan 	curcpu()->ci_cctr_freq = cntfreq;
    101       1.1  macallan 	curcpu()->ci_cycles_per_hz = (cntfreq + hz / 2) / hz;
    102       1.1  macallan 
    103       1.1  macallan 	/* Compute number of cycles per 1us (1/MHz). 0.5MHz is for roundup. */
    104       1.1  macallan 	curcpu()->ci_divisor_delay = ((cntfreq + 500000) / 1000000);
    105       1.1  macallan 
    106       1.1  macallan 	/* actually start the counter now */
    107       1.1  macallan 	/* stop OS timer */
    108       1.1  macallan 	writereg(JZ_TC_TECR, TESR_OST);
    109       1.1  macallan 	/* zero everything */
    110       1.1  macallan 	writereg(JZ_OST_CTRL, 0);
    111       1.1  macallan 	writereg(JZ_OST_CNT_LO, 0);
    112       1.1  macallan 	writereg(JZ_OST_CNT_HI, 0);
    113       1.1  macallan 	writereg(JZ_OST_DATA, 0xffffffff);
    114       1.1  macallan 	/* use EXTCLK, don't reset */
    115       1.1  macallan 	writereg(JZ_OST_CTRL, OSTC_EXT_EN | OSTC_MODE | OSTC_DIV_4);
    116       1.1  macallan 	/* start the timer */
    117       1.1  macallan 	writereg(JZ_TC_TESR, TESR_OST);
    118       1.1  macallan 	/* make sure the timer actually runs */
    119       1.1  macallan 	junk = readreg(JZ_OST_CNT_LO);
    120       1.1  macallan 	do {} while (junk == readreg(JZ_OST_CNT_LO));
    121       1.1  macallan }
    122       1.1  macallan 
    123       1.6  macallan #ifdef MULTIPROCESSOR
    124       1.6  macallan static void
    125       1.6  macallan ingenic_cpu_init(struct cpu_info *ci)
    126       1.6  macallan {
    127       1.6  macallan 	uint32_t reg;
    128       1.6  macallan 
    129       1.6  macallan 	/* enable IPIs for this core */
    130       1.6  macallan 	reg = MFC0(12, 4);	/* reset entry and interrupts */
    131       1.6  macallan 	if (cpu_index(ci) == 1) {
    132       1.6  macallan 		reg |= REIM_MIRQ1_M;
    133       1.6  macallan 	} else
    134       1.6  macallan 		reg |= REIM_MIRQ0_M;
    135       1.6  macallan 	MTC0(reg, 12, 4);
    136      1.10  macallan 	printf("%s %d %08x\n", __func__, cpu_index(ci), reg);
    137       1.6  macallan }
    138       1.6  macallan 
    139       1.6  macallan static int
    140       1.6  macallan ingenic_send_ipi(struct cpu_info *ci, int tag)
    141       1.6  macallan {
    142       1.6  macallan 	uint32_t msg;
    143       1.6  macallan 
    144       1.6  macallan 	msg = 1 << tag;
    145       1.6  macallan 
    146      1.10  macallan 	mutex_enter(&ingenic_ipi_lock);
    147       1.7  macallan 	if (kcpuset_isset(cpus_running, cpu_index(ci))) {
    148       1.6  macallan 		if (cpu_index(ci) == 0) {
    149       1.6  macallan 			MTC0(msg, CP0_CORE_MBOX, 0);
    150       1.6  macallan 		} else {
    151       1.6  macallan 			MTC0(msg, CP0_CORE_MBOX, 1);
    152       1.6  macallan 		}
    153       1.6  macallan 	}
    154      1.10  macallan 	mutex_exit(&ingenic_ipi_lock);
    155       1.6  macallan 	return 0;
    156       1.6  macallan }
    157      1.10  macallan #endif /* MULTIPROCESSOR */
    158       1.6  macallan 
    159       1.1  macallan void
    160       1.1  macallan mach_init(void)
    161       1.1  macallan {
    162       1.1  macallan 	void *kernend;
    163       1.1  macallan 	uint32_t memsize;
    164       1.1  macallan 	extern char edata[], end[];	/* XXX */
    165       1.1  macallan 
    166       1.1  macallan 	/* clear the BSS segment */
    167       1.1  macallan 	kernend = (void *)mips_round_page(end);
    168       1.1  macallan 
    169       1.1  macallan 	memset(edata, 0, (char *)kernend - edata);
    170       1.1  macallan 
    171       1.1  macallan 	/* setup early console */
    172       1.1  macallan 	ingenic_putchar_init();
    173       1.1  macallan 
    174       1.1  macallan 	/* set CPU model info for sysctl_hw */
    175       1.1  macallan 	cpu_setmodel("Ingenic XBurst");
    176       1.1  macallan 	mips_vector_init(NULL, false);
    177       1.1  macallan 	cal_timer();
    178  1.10.2.1  pgoyette 	uvm_md_init();
    179       1.1  macallan 	/*
    180       1.1  macallan 	 * Look at arguments passed to us and compute boothowto.
    181       1.1  macallan 	 */
    182       1.1  macallan 	boothowto = RB_AUTOBOOT;
    183       1.1  macallan #ifdef KADB
    184       1.1  macallan 	boothowto |= RB_KDB;
    185       1.1  macallan #endif
    186       1.1  macallan 
    187       1.1  macallan 	/*
    188       1.1  macallan 	 * Determine the memory size.
    189       1.1  macallan 	 *
    190       1.1  macallan 	 * Note: Reserve the first page!  That's where the trap
    191       1.1  macallan 	 * vectors are located.
    192       1.1  macallan 	 */
    193       1.5  macallan 	memsize = 0x40000000;
    194       1.1  macallan 
    195       1.1  macallan 	printf("Memory size: 0x%08x\n", memsize);
    196       1.1  macallan 	physmem = btoc(memsize);
    197       1.1  macallan 
    198       1.6  macallan 	/*
    199       1.6  macallan 	 * memory is at 0x20000000 with first 256MB mirrored to 0x00000000 so
    200       1.6  macallan 	 * we can see them through KSEG*
    201       1.6  macallan 	 * assume 1GB for now, the SoC can theoretically support up to 3GB
    202       1.6  macallan 	 */
    203       1.1  macallan 	mem_clusters[0].start = PAGE_SIZE;
    204       1.1  macallan 	mem_clusters[0].size = 0x10000000 - PAGE_SIZE;
    205       1.1  macallan 	mem_clusters[1].start = 0x30000000;
    206       1.1  macallan 	mem_clusters[1].size = 0x30000000;
    207       1.5  macallan 	mem_cluster_cnt = 2;
    208       1.1  macallan 
    209       1.1  macallan 	/*
    210       1.1  macallan 	 * Load the available pages into the VM system.
    211       1.1  macallan 	 */
    212       1.1  macallan 	mips_page_physload(MIPS_KSEG0_START, (vaddr_t)kernend,
    213       1.1  macallan 	    mem_clusters, mem_cluster_cnt, NULL, 0);
    214       1.1  macallan 
    215       1.1  macallan 	/*
    216       1.1  macallan 	 * Initialize message buffer (at end of core).
    217       1.1  macallan 	 */
    218       1.1  macallan 	mips_init_msgbuf();
    219       1.1  macallan 
    220       1.1  macallan 	/*
    221       1.1  macallan 	 * Initialize the virtual memory system.
    222       1.1  macallan 	 */
    223       1.1  macallan 	pmap_bootstrap();
    224       1.1  macallan 
    225       1.1  macallan 	/*
    226       1.1  macallan 	 * Allocate uarea page for lwp0 and set it.
    227       1.1  macallan 	 */
    228       1.1  macallan 	mips_init_lwp0_uarea();
    229       1.1  macallan 
    230       1.6  macallan #ifdef MULTIPROCESSOR
    231      1.10  macallan 	mutex_init(&ingenic_ipi_lock, MUTEX_DEFAULT, IPL_HIGH);
    232       1.6  macallan 	mips_locoresw.lsw_send_ipi = ingenic_send_ipi;
    233       1.6  macallan 	mips_locoresw.lsw_cpu_init = ingenic_cpu_init;
    234       1.6  macallan #endif
    235       1.6  macallan 
    236       1.2  macallan 	apbus_init();
    237       1.1  macallan 	/*
    238       1.1  macallan 	 * Initialize debuggers, and break into them, if appropriate.
    239       1.1  macallan 	 */
    240       1.1  macallan #ifdef DDB
    241       1.1  macallan 	if (boothowto & RB_KDB)
    242       1.1  macallan 		Debugger();
    243       1.1  macallan #endif
    244       1.1  macallan }
    245       1.1  macallan 
    246       1.1  macallan void
    247       1.1  macallan consinit(void)
    248       1.1  macallan {
    249       1.1  macallan 	/*
    250       1.1  macallan 	 * Everything related to console initialization is done
    251       1.1  macallan 	 * in mach_init().
    252       1.1  macallan 	 */
    253       1.9  macallan 	apbus_init();
    254       1.1  macallan 	ingenic_com_cnattach();
    255       1.1  macallan }
    256       1.1  macallan 
    257       1.1  macallan void
    258       1.1  macallan cpu_startup(void)
    259       1.1  macallan {
    260       1.8      matt 	cpu_startup_common();
    261       1.1  macallan }
    262       1.1  macallan 
    263       1.1  macallan void
    264       1.1  macallan cpu_reboot(int howto, char *bootstr)
    265       1.1  macallan {
    266       1.1  macallan 	static int waittime = -1;
    267       1.1  macallan 
    268       1.1  macallan 	/* Take a snapshot before clobbering any registers. */
    269       1.1  macallan 	savectx(curpcb);
    270       1.1  macallan 
    271       1.1  macallan 	/* If "always halt" was specified as a boot flag, obey. */
    272       1.1  macallan 	if (boothowto & RB_HALT)
    273       1.1  macallan 		howto |= RB_HALT;
    274       1.1  macallan 
    275       1.1  macallan 	boothowto = howto;
    276       1.1  macallan 
    277       1.1  macallan 	/* If system is cold, just halt. */
    278       1.1  macallan 	if (cold) {
    279       1.1  macallan 		boothowto |= RB_HALT;
    280       1.1  macallan 		goto haltsys;
    281       1.1  macallan 	}
    282       1.1  macallan 
    283       1.1  macallan 	if ((boothowto & RB_NOSYNC) == 0 && waittime < 0) {
    284       1.1  macallan 		waittime = 0;
    285       1.1  macallan 
    286       1.1  macallan 		/*
    287       1.1  macallan 		 * Synchronize the disks....
    288       1.1  macallan 		 */
    289       1.1  macallan 		vfs_shutdown();
    290       1.1  macallan 
    291       1.1  macallan 		/*
    292       1.1  macallan 		 * If we've been adjusting the clock, the todr
    293       1.1  macallan 		 * will be out of synch; adjust it now.
    294       1.1  macallan 		 */
    295       1.1  macallan 		resettodr();
    296       1.1  macallan 	}
    297       1.1  macallan 
    298       1.1  macallan 	/* Disable interrupts. */
    299       1.1  macallan 	splhigh();
    300       1.1  macallan 
    301       1.1  macallan 	if (boothowto & RB_DUMP)
    302       1.1  macallan 		dumpsys();
    303       1.1  macallan 
    304       1.2  macallan haltsys:
    305       1.1  macallan 	/* Run any shutdown hooks. */
    306       1.1  macallan 	doshutdownhooks();
    307       1.1  macallan 
    308       1.1  macallan 	pmf_system_shutdown(boothowto);
    309       1.1  macallan 
    310       1.1  macallan #if 0
    311       1.1  macallan 	if ((boothowto & RB_POWERDOWN) == RB_POWERDOWN)
    312       1.1  macallan 		if (board && board->ab_poweroff)
    313       1.1  macallan 			board->ab_poweroff();
    314       1.1  macallan #endif
    315       1.1  macallan 
    316       1.1  macallan 	/*
    317       1.1  macallan 	 * Firmware may autoboot (depending on settings), and we cannot pass
    318       1.1  macallan 	 * flags to it (at least I haven't figured out how to yet), so
    319       1.1  macallan 	 * we "pseudo-halt" now.
    320       1.1  macallan 	 */
    321       1.1  macallan 	if (boothowto & RB_HALT) {
    322       1.1  macallan 		printf("\n");
    323       1.1  macallan 		printf("The operating system has halted.\n");
    324       1.1  macallan 		printf("Please press any key to reboot.\n\n");
    325       1.1  macallan 		cnpollc(1);	/* For proper keyboard command handling */
    326       1.1  macallan 		cngetc();
    327       1.1  macallan 		cnpollc(0);
    328       1.1  macallan 	}
    329       1.1  macallan 
    330       1.1  macallan 	printf("reseting board...\n\n");
    331       1.1  macallan 	mips_icache_sync_all();
    332       1.1  macallan 	mips_dcache_wbinv_all();
    333       1.1  macallan 	ingenic_reset();
    334       1.1  macallan 	__asm volatile("jr	%0" :: "r"(MIPS_RESET_EXC_VEC));
    335       1.1  macallan 	printf("Oops, back from reset\n\nSpinning...");
    336       1.1  macallan 	for (;;)
    337       1.1  macallan 		/* spin forever */ ;	/* XXX */
    338       1.1  macallan 	/*NOTREACHED*/
    339       1.1  macallan }
    340       1.1  macallan 
    341       1.1  macallan void
    342       1.1  macallan ingenic_reset(void)
    343       1.1  macallan {
    344       1.1  macallan 	/*
    345       1.1  macallan 	 * for now, provoke a watchdog reset in about a second, so UART buffers
    346       1.1  macallan 	 * have a fighting chance to flush before we pull the plug
    347       1.1  macallan 	 */
    348       1.1  macallan 	writereg(JZ_WDOG_TCER, 0);	/* disable watchdog */
    349       1.1  macallan 	writereg(JZ_WDOG_TCNT, 0);	/* reset counter */
    350       1.1  macallan 	writereg(JZ_WDOG_TDR, 128);	/* wait for ~1s */
    351       1.1  macallan 	writereg(JZ_WDOG_TCSR, TCSR_RTC_EN | TCSR_DIV_256);
    352       1.1  macallan 	writereg(JZ_WDOG_TCER, TCER_ENABLE);	/* fire! */
    353       1.1  macallan }
    354