glx.c revision 1.1.6.3 1 1.1.6.3 mrg /* $NetBSD: glx.c,v 1.1.6.3 2012/03/06 09:56:06 mrg Exp $ */
2 1.1 bouyer /* $OpenBSD: glx.c,v 1.6 2010/10/14 21:23:04 pirofti Exp $ */
3 1.1 bouyer
4 1.1 bouyer /*
5 1.1 bouyer * Copyright (c) 2009 Miodrag Vallat.
6 1.1 bouyer *
7 1.1 bouyer * Permission to use, copy, modify, and distribute this software for any
8 1.1 bouyer * purpose with or without fee is hereby granted, provided that the above
9 1.1 bouyer * copyright notice and this permission notice appear in all copies.
10 1.1 bouyer *
11 1.1 bouyer * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12 1.1 bouyer * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13 1.1 bouyer * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14 1.1 bouyer * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15 1.1 bouyer * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16 1.1 bouyer * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17 1.1 bouyer * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 1.1 bouyer */
19 1.1 bouyer
20 1.1 bouyer /*
21 1.1 bouyer * AMD CS5536 PCI Mess
22 1.1 bouyer * XXX too many hardcoded numbers... need to expand glxreg.h
23 1.1 bouyer */
24 1.1 bouyer #include <sys/cdefs.h>
25 1.1.6.3 mrg __KERNEL_RCSID(0, "$NetBSD: glx.c,v 1.1.6.3 2012/03/06 09:56:06 mrg Exp $");
26 1.1 bouyer
27 1.1 bouyer
28 1.1 bouyer #include <sys/param.h>
29 1.1 bouyer #include <sys/systm.h>
30 1.1 bouyer #include <sys/device.h>
31 1.1 bouyer
32 1.1 bouyer #include <evbmips/loongson/autoconf.h>
33 1.1 bouyer
34 1.1 bouyer #include <dev/pci/pcireg.h>
35 1.1 bouyer #include <dev/pci/pcivar.h>
36 1.1 bouyer #include <dev/pci/pcidevs.h>
37 1.1 bouyer
38 1.1 bouyer #include <dev/pci/pciidereg.h>
39 1.1 bouyer #include <dev/usb/usb.h>
40 1.1 bouyer #include <dev/usb/ohcireg.h>
41 1.1 bouyer #include <dev/usb/ehcireg.h>
42 1.1 bouyer
43 1.1 bouyer #include <mips/bonito/bonitoreg.h>
44 1.1 bouyer #include <mips/bonito/bonitovar.h>
45 1.1 bouyer
46 1.1 bouyer #include <evbmips/loongson/dev/glxreg.h>
47 1.1 bouyer #include <evbmips/loongson/dev/glxvar.h>
48 1.1 bouyer
49 1.1 bouyer #ifdef GLX_DEBUG
50 1.1 bouyer #define DPRINTF(x) printf x
51 1.1 bouyer #else
52 1.1 bouyer #define DPRINTF(x)
53 1.1 bouyer #endif
54 1.1 bouyer
55 1.1 bouyer /*
56 1.1 bouyer * Since the purpose of this code is to present a different view of the
57 1.1 bouyer * PCI configuration space, it can not attach as a real device.
58 1.1 bouyer * (well it could, and then we'd have to attach a fake pci to it,
59 1.1 bouyer * and fake the configuration space accesses anyways - is it worth doing?)
60 1.1 bouyer *
61 1.1 bouyer * We just keep the `would-be softc' structure as global variables.
62 1.1 bouyer */
63 1.1 bouyer
64 1.1 bouyer static pci_chipset_tag_t glxbase_pc;
65 1.1 bouyer static pcitag_t glxbase_tag;
66 1.1 bouyer static int glxbase_dev;
67 1.1 bouyer
68 1.1 bouyer /* MSR access through PCI configuration space */
69 1.1 bouyer #define PCI_MSR_CTRL 0x00f0
70 1.1 bouyer #define PCI_MSR_ADDR 0x00f4
71 1.1 bouyer #define PCI_MSR_LO32 0x00f8
72 1.1 bouyer #define PCI_MSR_HI32 0x00fc
73 1.1 bouyer
74 1.1 bouyer /* access to the MSR through the PCI mailbox needs the same transformation
75 1.1 bouyer * as done by hardware when a MSR request reaches the CS5536.
76 1.1 bouyer */
77 1.1 bouyer #define GLX_MSR_ADDR_TARGET 0x00003fff
78 1.1 bouyer #define GLX_MSR_ADDR_RF 0xffffc000
79 1.1 bouyer #define GLX_MSR_ADDR_RF_SHIFT 9
80 1.1 bouyer
81 1.1 bouyer static uint glx_msra2mbxa(uint);
82 1.1 bouyer static uint
83 1.1 bouyer glx_msra2mbxa(uint msr)
84 1.1 bouyer {
85 1.1 bouyer uint rf = (msr & GLX_MSR_ADDR_RF);
86 1.1 bouyer return ((rf << GLX_MSR_ADDR_RF_SHIFT) | (msr & GLX_MSR_ADDR_TARGET));
87 1.1 bouyer }
88 1.1 bouyer
89 1.1 bouyer pcireg_t glx_pci_read_hook(void *, pcitag_t, int);
90 1.1 bouyer void glx_pci_write_hook(void *, pcitag_t, int, pcireg_t);
91 1.1 bouyer
92 1.1 bouyer pcireg_t glx_get_status(void);
93 1.1 bouyer pcireg_t glx_fn0_read(int);
94 1.1 bouyer void glx_fn0_write(int, pcireg_t);
95 1.1 bouyer pcireg_t glx_fn2_read(int);
96 1.1 bouyer void glx_fn2_write(int, pcireg_t);
97 1.1 bouyer pcireg_t glx_fn3_read(int);
98 1.1 bouyer void glx_fn3_write(int, pcireg_t);
99 1.1 bouyer pcireg_t glx_fn4_read(int);
100 1.1 bouyer void glx_fn4_write(int, pcireg_t);
101 1.1 bouyer pcireg_t glx_fn5_read(int);
102 1.1 bouyer void glx_fn5_write(int, pcireg_t);
103 1.1 bouyer pcireg_t glx_fn6_read(int);
104 1.1 bouyer void glx_fn6_write(int, pcireg_t);
105 1.1 bouyer pcireg_t glx_fn7_read(int);
106 1.1 bouyer void glx_fn7_write(int, pcireg_t);
107 1.1 bouyer
108 1.1 bouyer pcireg_t (*gen_pci_conf_read)(void *, pcitag_t, int);
109 1.1 bouyer void (*gen_pci_conf_write)(void *, pcitag_t, int, pcireg_t);
110 1.1 bouyer
111 1.1 bouyer void
112 1.1 bouyer glx_init(pci_chipset_tag_t pc, pcitag_t tag, int dev)
113 1.1 bouyer {
114 1.1 bouyer uint64_t msr;
115 1.1 bouyer
116 1.1 bouyer glxbase_pc = pc;
117 1.1 bouyer glxbase_dev = dev;
118 1.1 bouyer glxbase_tag = tag;
119 1.1 bouyer
120 1.1 bouyer /*
121 1.1 bouyer * Register PCI configuration hooks to make the various
122 1.1 bouyer * embedded devices visible as PCI subfunctions.
123 1.1 bouyer */
124 1.1 bouyer
125 1.1 bouyer gen_pci_conf_read = pc->pc_conf_read;
126 1.1 bouyer pc->pc_conf_read = glx_pci_read_hook;
127 1.1 bouyer gen_pci_conf_write = pc->pc_conf_write;
128 1.1 bouyer pc->pc_conf_write = glx_pci_write_hook;
129 1.1 bouyer
130 1.1 bouyer /*
131 1.1 bouyer * Perform some Geode intialization.
132 1.1 bouyer */
133 1.1 bouyer
134 1.1 bouyer msr = rdmsr(GCSC_DIVIL_BALL_OPTS); /* 0x71 */
135 1.1 bouyer wrmsr(GCSC_DIVIL_BALL_OPTS, msr | 0x01);
136 1.1 bouyer
137 1.1 bouyer /*
138 1.1 bouyer * Route usb and audio
139 1.1 bouyer */
140 1.1.6.3 mrg
141 1.1 bouyer msr = 0;
142 1.1 bouyer msr |= 11 << 8;
143 1.1 bouyer msr |= 9 << 16;
144 1.1 bouyer wrmsr(GCSC_PIC_YSEL_LOW, msr);
145 1.1 bouyer
146 1.1 bouyer /*
147 1.1 bouyer * serial interrupts
148 1.1 bouyer */
149 1.1 bouyer msr = 0;
150 1.1 bouyer msr |= 4 << 24;
151 1.1 bouyer msr |= 3 << 28;
152 1.1 bouyer wrmsr(GCSC_PIC_YSEL_HIGH, msr);
153 1.1 bouyer
154 1.1 bouyer /*
155 1.1 bouyer * and IDE
156 1.1 bouyer */
157 1.1 bouyer msr = 0;
158 1.1 bouyer msr |= 1 << 14;
159 1.1 bouyer wrmsr(GCSC_PIC_IRQM_PRIM, msr);
160 1.1 bouyer
161 1.1 bouyer /* no interrupts from theses */
162 1.1 bouyer wrmsr(GCSC_PIC_ZSEL_LOW, 0);
163 1.1 bouyer wrmsr(GCSC_PIC_ZSEL_HIGH, 0);
164 1.1.6.3 mrg wrmsr(GCSC_PIC_IRQM_LPC, 0);
165 1.1 bouyer
166 1.1 bouyer DPRINTF(("IO space 0x%" PRIx64 "\n", rdmsr(0x80000014)));
167 1.1 bouyer }
168 1.1 bouyer
169 1.1 bouyer uint64_t
170 1.1 bouyer rdmsr(uint msr)
171 1.1 bouyer {
172 1.1 bouyer uint64_t lo, hi;
173 1.1 bouyer int s;
174 1.1 bouyer
175 1.1 bouyer #ifdef DIAGNOSTIC
176 1.1 bouyer if (glxbase_tag == 0)
177 1.1 bouyer panic("rdmsr invoked before glx initialization");
178 1.1 bouyer #endif
179 1.1 bouyer
180 1.1 bouyer s = splhigh();
181 1.1 bouyer pci_conf_write(glxbase_pc, glxbase_tag, PCI_MSR_ADDR,
182 1.1 bouyer glx_msra2mbxa(msr));
183 1.1 bouyer lo = (uint32_t)pci_conf_read(glxbase_pc, glxbase_tag, PCI_MSR_LO32);
184 1.1 bouyer hi = (uint32_t)pci_conf_read(glxbase_pc, glxbase_tag, PCI_MSR_HI32);
185 1.1 bouyer splx(s);
186 1.1 bouyer return (hi << 32) | lo;
187 1.1 bouyer }
188 1.1 bouyer
189 1.1 bouyer void
190 1.1 bouyer wrmsr(uint msr, uint64_t value)
191 1.1 bouyer {
192 1.1 bouyer int s;
193 1.1 bouyer
194 1.1 bouyer #ifdef DIAGNOSTIC
195 1.1 bouyer if (glxbase_tag == 0)
196 1.1 bouyer panic("wrmsr invoked before glx initialization");
197 1.1 bouyer #endif
198 1.1 bouyer
199 1.1 bouyer s = splhigh();
200 1.1 bouyer pci_conf_write(glxbase_pc, glxbase_tag, PCI_MSR_ADDR,
201 1.1 bouyer glx_msra2mbxa(msr));
202 1.1 bouyer pci_conf_write(glxbase_pc, glxbase_tag, PCI_MSR_LO32, (uint32_t)value);
203 1.1 bouyer pci_conf_write(glxbase_pc, glxbase_tag, PCI_MSR_HI32, value >> 32);
204 1.1 bouyer splx(s);
205 1.1 bouyer }
206 1.1 bouyer
207 1.1 bouyer pcireg_t
208 1.1 bouyer glx_pci_read_hook(void *v, pcitag_t tag, int offset)
209 1.1 bouyer {
210 1.1 bouyer int bus, dev, fn;
211 1.1 bouyer pcireg_t data;
212 1.1 bouyer
213 1.1 bouyer /*
214 1.1 bouyer * Do not get in the way of MSR programming
215 1.1 bouyer */
216 1.1 bouyer if (tag == glxbase_tag && offset >= PCI_MSR_CTRL)
217 1.1 bouyer return gen_pci_conf_read(v, tag, offset);
218 1.1 bouyer
219 1.1 bouyer pci_decompose_tag(glxbase_pc, tag, &bus, &dev, &fn);
220 1.1 bouyer if (bus != 0 || dev != glxbase_dev)
221 1.1 bouyer return gen_pci_conf_read(v, tag, offset);
222 1.1 bouyer
223 1.1 bouyer data = 0;
224 1.1 bouyer
225 1.1 bouyer switch (fn) {
226 1.1 bouyer case 0: /* PCI-ISA bridge */
227 1.1 bouyer data = glx_fn0_read(offset);
228 1.1 bouyer break;
229 1.1 bouyer case 1: /* Flash memory */
230 1.1 bouyer break;
231 1.1 bouyer case 2: /* IDE controller */
232 1.1 bouyer data = glx_fn2_read(offset);
233 1.1 bouyer break;
234 1.1 bouyer case 3: /* AC97 codec */
235 1.1 bouyer data = glx_fn3_read(offset);
236 1.1 bouyer break;
237 1.1 bouyer case 4: /* OHCI controller */
238 1.1 bouyer data = glx_fn4_read(offset);
239 1.1 bouyer break;
240 1.1 bouyer case 5: /* EHCI controller */
241 1.1 bouyer data = glx_fn5_read(offset);
242 1.1 bouyer break;
243 1.1 bouyer case 6: /* UDC */
244 1.1 bouyer break;
245 1.1 bouyer case 7: /* OTG */
246 1.1 bouyer break;
247 1.1 bouyer }
248 1.1 bouyer
249 1.1 bouyer return data;
250 1.1 bouyer }
251 1.1 bouyer
252 1.1 bouyer void
253 1.1 bouyer glx_pci_write_hook(void *v, pcitag_t tag,
254 1.1 bouyer int offset, pcireg_t data)
255 1.1 bouyer {
256 1.1 bouyer int bus, dev, fn;
257 1.1 bouyer
258 1.1 bouyer /*
259 1.1 bouyer * Do not get in the way of MSR programming
260 1.1 bouyer */
261 1.1 bouyer if (tag == glxbase_tag && offset >= PCI_MSR_CTRL) {
262 1.1 bouyer gen_pci_conf_write(v, tag, offset, data);
263 1.1 bouyer return;
264 1.1 bouyer }
265 1.1 bouyer
266 1.1 bouyer
267 1.1 bouyer pci_decompose_tag(glxbase_pc, tag, &bus, &dev, &fn);
268 1.1 bouyer if (bus != 0 || dev != glxbase_dev) {
269 1.1 bouyer gen_pci_conf_write(v, tag, offset, data);
270 1.1 bouyer return;
271 1.1 bouyer }
272 1.1 bouyer
273 1.1 bouyer switch (fn) {
274 1.1 bouyer case 0: /* PCI-ISA bridge */
275 1.1 bouyer glx_fn0_write(offset, data);
276 1.1 bouyer break;
277 1.1 bouyer case 1: /* Flash memory */
278 1.1 bouyer break;
279 1.1 bouyer case 2: /* IDE controller */
280 1.1 bouyer glx_fn2_write(offset, data);
281 1.1 bouyer break;
282 1.1 bouyer case 3: /* AC97 codec */
283 1.1 bouyer glx_fn3_write(offset, data);
284 1.1 bouyer break;
285 1.1 bouyer case 4: /* OHCI controller */
286 1.1 bouyer glx_fn4_write(offset, data);
287 1.1 bouyer break;
288 1.1 bouyer case 5: /* EHCI controller */
289 1.1 bouyer glx_fn5_write(offset, data);
290 1.1 bouyer break;
291 1.1 bouyer case 6: /* USB UDC */
292 1.1 bouyer break;
293 1.1 bouyer case 7: /* USB OTG */
294 1.1 bouyer break;
295 1.1 bouyer }
296 1.1 bouyer }
297 1.1 bouyer
298 1.1 bouyer pcireg_t
299 1.1.6.1 mrg glx_get_status(void)
300 1.1 bouyer {
301 1.1 bouyer uint64_t msr;
302 1.1 bouyer pcireg_t data;
303 1.1 bouyer
304 1.1 bouyer data = 0;
305 1.1 bouyer msr = rdmsr(GCSC_GLPCI_GLD_MSR_ERROR);
306 1.1 bouyer if (msr & (1UL << 5))
307 1.1 bouyer data |= PCI_COMMAND_PARITY_ENABLE;
308 1.1 bouyer data |= PCI_STATUS_66MHZ_SUPPORT |
309 1.1 bouyer PCI_STATUS_BACKTOBACK_SUPPORT | PCI_STATUS_DEVSEL_MEDIUM;
310 1.1 bouyer if (msr & (1UL << 21))
311 1.1 bouyer data |= PCI_STATUS_PARITY_DETECT;
312 1.1 bouyer if (msr & (1UL << 20))
313 1.1 bouyer data |= PCI_STATUS_TARGET_TARGET_ABORT;
314 1.1 bouyer if (msr & (1UL << 17))
315 1.1 bouyer data |= PCI_STATUS_MASTER_TARGET_ABORT;
316 1.1 bouyer if (msr & (1UL << 16))
317 1.1 bouyer data |= PCI_STATUS_MASTER_ABORT;
318 1.1 bouyer
319 1.1 bouyer return data;
320 1.1 bouyer }
321 1.1 bouyer
322 1.1 bouyer /*
323 1.1 bouyer * Function 0: PCI-ISA bridge
324 1.1 bouyer */
325 1.1 bouyer
326 1.1 bouyer static const pcireg_t pcib_bar_sizes[(4 + PCI_MAPREG_END - PCI_MAPREG_START) / 4] = {
327 1.1 bouyer 0x008,
328 1.1 bouyer 0x100,
329 1.1 bouyer 0x040,
330 1.1 bouyer 0x020,
331 1.1 bouyer 0x080,
332 1.1 bouyer 0x020
333 1.1 bouyer };
334 1.1 bouyer
335 1.1 bouyer static pcireg_t pcib_bar_values[(4 + PCI_MAPREG_END - PCI_MAPREG_START) / 4];
336 1.1 bouyer
337 1.1 bouyer static const uint64_t pcib_bar_msr[(4 + PCI_MAPREG_END - PCI_MAPREG_START) / 4] = {
338 1.1 bouyer GCSC_DIVIL_LBAR_SMB,
339 1.1 bouyer GCSC_DIVIL_LBAR_GPIO,
340 1.1 bouyer GCSC_DIVIL_LBAR_MFGPT,
341 1.1 bouyer GCSC_DIVIL_LBAR_IRQ,
342 1.1 bouyer GCSC_DIVIL_LBAR_PMS,
343 1.1 bouyer GCSC_DIVIL_LBAR_ACPI
344 1.1 bouyer };
345 1.1 bouyer
346 1.1 bouyer pcireg_t
347 1.1 bouyer glx_fn0_read(int reg)
348 1.1 bouyer {
349 1.1 bouyer uint64_t msr;
350 1.1 bouyer pcireg_t data;
351 1.1 bouyer int index;
352 1.1 bouyer
353 1.1 bouyer switch (reg) {
354 1.1 bouyer case PCI_ID_REG:
355 1.1 bouyer case PCI_SUBSYS_ID_REG:
356 1.1 bouyer data = PCI_ID_CODE(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_CS5536_PCIB);
357 1.1 bouyer break;
358 1.1 bouyer case PCI_COMMAND_STATUS_REG:
359 1.1 bouyer data = glx_get_status();
360 1.1 bouyer data |= PCI_COMMAND_MASTER_ENABLE;
361 1.1 bouyer msr = rdmsr(GCSC_DIVIL_LBAR_SMB);
362 1.1 bouyer if (msr & (1ULL << 32))
363 1.1 bouyer data |= PCI_COMMAND_IO_ENABLE;
364 1.1 bouyer break;
365 1.1 bouyer case PCI_CLASS_REG:
366 1.1 bouyer msr = rdmsr(GCSC_GLCP_CHIP_REV_ID);
367 1.1 bouyer data = (PCI_CLASS_BRIDGE << PCI_CLASS_SHIFT) |
368 1.1 bouyer (PCI_SUBCLASS_BRIDGE_ISA << PCI_SUBCLASS_SHIFT) |
369 1.1 bouyer (msr & PCI_REVISION_MASK);
370 1.1 bouyer break;
371 1.1 bouyer case PCI_BHLC_REG:
372 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
373 1.1 bouyer data = (0x80 << PCI_HDRTYPE_SHIFT) |
374 1.1 bouyer (((msr & 0xff00000000UL) >> 32) << PCI_LATTIMER_SHIFT) |
375 1.1 bouyer (0x08 << PCI_CACHELINE_SHIFT);
376 1.1 bouyer break;
377 1.1 bouyer case PCI_MAPREG_START + 0x00:
378 1.1 bouyer case PCI_MAPREG_START + 0x04:
379 1.1 bouyer case PCI_MAPREG_START + 0x08:
380 1.1 bouyer case PCI_MAPREG_START + 0x0c:
381 1.1 bouyer case PCI_MAPREG_START + 0x10:
382 1.1 bouyer case PCI_MAPREG_START + 0x14:
383 1.1 bouyer case PCI_MAPREG_START + 0x18:
384 1.1 bouyer index = (reg - PCI_MAPREG_START) / 4;
385 1.1 bouyer if (pcib_bar_msr[index] == 0)
386 1.1 bouyer data = 0;
387 1.1 bouyer else {
388 1.1 bouyer data = pcib_bar_values[index];
389 1.1 bouyer if (data == 0xffffffff)
390 1.1 bouyer data = PCI_MAPREG_IO_ADDR_MASK;
391 1.1 bouyer else
392 1.1 bouyer data = (pcireg_t)rdmsr(pcib_bar_msr[index]);
393 1.1 bouyer data &= ~(pcib_bar_sizes[index] - 1);
394 1.1 bouyer if (data != 0)
395 1.1 bouyer data |= PCI_MAPREG_TYPE_IO;
396 1.1 bouyer }
397 1.1 bouyer break;
398 1.1 bouyer case PCI_INTERRUPT_REG:
399 1.1 bouyer data = (0x40 << PCI_MAX_LAT_SHIFT) |
400 1.1 bouyer (PCI_INTERRUPT_PIN_NONE << PCI_INTERRUPT_PIN_SHIFT);
401 1.1 bouyer break;
402 1.1 bouyer default:
403 1.1 bouyer data = 0;
404 1.1 bouyer break;
405 1.1 bouyer }
406 1.1 bouyer
407 1.1 bouyer return data;
408 1.1 bouyer }
409 1.1 bouyer
410 1.1 bouyer void
411 1.1 bouyer glx_fn0_write(int reg, pcireg_t data)
412 1.1 bouyer {
413 1.1 bouyer uint64_t msr;
414 1.1 bouyer int index;
415 1.1 bouyer
416 1.1 bouyer switch (reg) {
417 1.1 bouyer case PCI_COMMAND_STATUS_REG:
418 1.1 bouyer for (index = 0; index < __arraycount(pcib_bar_msr); index++) {
419 1.1 bouyer if (pcib_bar_msr[index] == 0)
420 1.1 bouyer continue;
421 1.1 bouyer msr = rdmsr(pcib_bar_msr[index]);
422 1.1 bouyer if (data & PCI_COMMAND_IO_ENABLE)
423 1.1 bouyer msr |= 1ULL << 32;
424 1.1 bouyer else
425 1.1 bouyer msr &= ~(1ULL << 32);
426 1.1 bouyer wrmsr(pcib_bar_msr[index], msr);
427 1.1 bouyer }
428 1.1 bouyer
429 1.1 bouyer msr = rdmsr(GCSC_GLPCI_GLD_MSR_ERROR);
430 1.1 bouyer if (data & PCI_COMMAND_PARITY_ENABLE)
431 1.1 bouyer msr |= 1ULL << 5;
432 1.1 bouyer else
433 1.1 bouyer msr &= ~(1ULL << 5);
434 1.1 bouyer wrmsr(GCSC_GLPCI_GLD_MSR_ERROR, msr);
435 1.1 bouyer break;
436 1.1 bouyer case PCI_BHLC_REG:
437 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
438 1.1 bouyer msr &= 0xff00000000ULL;
439 1.1 bouyer msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
440 1.1 bouyer break;
441 1.1 bouyer case PCI_MAPREG_START + 0x00:
442 1.1 bouyer case PCI_MAPREG_START + 0x04:
443 1.1 bouyer case PCI_MAPREG_START + 0x08:
444 1.1 bouyer case PCI_MAPREG_START + 0x0c:
445 1.1 bouyer case PCI_MAPREG_START + 0x10:
446 1.1 bouyer case PCI_MAPREG_START + 0x14:
447 1.1 bouyer case PCI_MAPREG_START + 0x18:
448 1.1 bouyer index = (reg - PCI_MAPREG_START) / 4;
449 1.1 bouyer if (data == 0xffffffff) {
450 1.1 bouyer pcib_bar_values[index] = data;
451 1.1 bouyer } else if (pcib_bar_msr[index] != 0) {
452 1.1 bouyer if ((data & PCI_MAPREG_TYPE_MASK) ==
453 1.1 bouyer PCI_MAPREG_TYPE_IO) {
454 1.1 bouyer data &= PCI_MAPREG_IO_ADDR_MASK;
455 1.1 bouyer data &= ~(pcib_bar_sizes[index] - 1);
456 1.1 bouyer wrmsr(pcib_bar_msr[index],
457 1.1 bouyer (0x0000f000ULL << 32) | (1ULL << 32) | data);
458 1.1 bouyer } else {
459 1.1 bouyer wrmsr(pcib_bar_msr[index], 0ULL);
460 1.1 bouyer }
461 1.1 bouyer pcib_bar_values[index] = 0;
462 1.1 bouyer }
463 1.1 bouyer break;
464 1.1 bouyer }
465 1.1 bouyer }
466 1.1 bouyer
467 1.1 bouyer /*
468 1.1 bouyer * Function 2: IDE Controller
469 1.1 bouyer */
470 1.1 bouyer
471 1.1 bouyer static pcireg_t pciide_bar_size = 0x10;
472 1.1 bouyer static pcireg_t pciide_bar_value;
473 1.1 bouyer
474 1.1 bouyer pcireg_t
475 1.1 bouyer glx_fn2_read(int reg)
476 1.1 bouyer {
477 1.1 bouyer uint64_t msr;
478 1.1 bouyer pcireg_t data;
479 1.1 bouyer
480 1.1 bouyer switch (reg) {
481 1.1 bouyer case PCI_ID_REG:
482 1.1 bouyer case PCI_SUBSYS_ID_REG:
483 1.1 bouyer data = PCI_ID_CODE(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_CS5536_IDE);
484 1.1 bouyer break;
485 1.1 bouyer case PCI_COMMAND_STATUS_REG:
486 1.1 bouyer data = glx_get_status();
487 1.1 bouyer data |= PCI_COMMAND_IO_ENABLE;
488 1.1 bouyer msr = rdmsr(GCSC_GLIU_PAE);
489 1.1.6.3 mrg if ((msr & (0x3 << 4)) == 0x03)
490 1.1 bouyer data |= PCI_COMMAND_MASTER_ENABLE;
491 1.1 bouyer break;
492 1.1 bouyer case PCI_CLASS_REG:
493 1.1 bouyer msr = rdmsr(GCSC_IDE_GLD_MSR_CAP);
494 1.1 bouyer data = (PCI_CLASS_MASS_STORAGE << PCI_CLASS_SHIFT) |
495 1.1 bouyer (PCI_SUBCLASS_MASS_STORAGE_IDE << PCI_SUBCLASS_SHIFT) |
496 1.1 bouyer (PCIIDE_INTERFACE_BUS_MASTER_DMA << PCI_INTERFACE_SHIFT) |
497 1.1 bouyer (msr & PCI_REVISION_MASK);
498 1.1 bouyer break;
499 1.1 bouyer case PCI_BHLC_REG:
500 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
501 1.1 bouyer data = (0x00 << PCI_HDRTYPE_SHIFT) |
502 1.1 bouyer (((msr & 0xff00000000ULL) >> 32) << PCI_LATTIMER_SHIFT) |
503 1.1 bouyer (0x08 << PCI_CACHELINE_SHIFT);
504 1.1 bouyer break;
505 1.1 bouyer case PCI_MAPREG_START + 0x10:
506 1.1 bouyer data = pciide_bar_value;
507 1.1 bouyer if (data == 0xffffffff)
508 1.1 bouyer data = PCI_MAPREG_IO_ADDR_MASK & ~(pciide_bar_size - 1);
509 1.1 bouyer else {
510 1.1 bouyer msr = rdmsr(GCSC_IDE_IO_BAR);
511 1.1 bouyer data = msr & 0xfffffff0;
512 1.1 bouyer }
513 1.1 bouyer if (data != 0)
514 1.1 bouyer data |= PCI_MAPREG_TYPE_IO;
515 1.1 bouyer break;
516 1.1 bouyer case PCI_INTERRUPT_REG:
517 1.1 bouyer /* compat mode */
518 1.1 bouyer data = (0x40 << PCI_MAX_LAT_SHIFT) |
519 1.1 bouyer (PCI_INTERRUPT_PIN_NONE << PCI_INTERRUPT_PIN_SHIFT);
520 1.1 bouyer break;
521 1.1 bouyer /*
522 1.1 bouyer * The following registers are used by pciide(4)
523 1.1 bouyer */
524 1.1 bouyer case PCIIDE_CHANSTATUS_EN:
525 1.1 bouyer data = rdmsr(GCSC_IDE_CFG);
526 1.1 bouyer break;
527 1.1 bouyer case /* AMD756_DATATIM XXX */ 0x48:
528 1.1 bouyer data = rdmsr(GCSC_IDE_DTC);
529 1.1 bouyer break;
530 1.1 bouyer case /* AMD756_UDMA XXX*/ 0x50:
531 1.1 bouyer data = rdmsr(GCSC_IDE_ETC);
532 1.1 bouyer break;
533 1.1 bouyer default:
534 1.1 bouyer DPRINTF(("unimplemented pciide reg 0x%x\n", reg));
535 1.1 bouyer data = 0;
536 1.1 bouyer break;
537 1.1 bouyer }
538 1.1 bouyer
539 1.1 bouyer return data;
540 1.1 bouyer }
541 1.1 bouyer
542 1.1 bouyer void
543 1.1 bouyer glx_fn2_write(int reg, pcireg_t data)
544 1.1 bouyer {
545 1.1 bouyer uint64_t msr;
546 1.1 bouyer
547 1.1 bouyer switch (reg) {
548 1.1 bouyer case PCI_COMMAND_STATUS_REG:
549 1.1 bouyer msr = rdmsr(GCSC_GLIU_PAE);
550 1.1 bouyer if (data & PCI_COMMAND_MASTER_ENABLE)
551 1.1 bouyer msr |= 0x03 << 4;
552 1.1 bouyer else
553 1.1 bouyer msr &= ~(0x03 << 4);
554 1.1 bouyer wrmsr(GCSC_GLIU_PAE, msr);
555 1.1 bouyer break;
556 1.1 bouyer case PCI_BHLC_REG:
557 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
558 1.1 bouyer msr &= 0xff00000000ULL;
559 1.1 bouyer msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
560 1.1 bouyer break;
561 1.1 bouyer case PCI_MAPREG_START + 0x10:
562 1.1 bouyer if (data == 0xffffffff) {
563 1.1 bouyer pciide_bar_value = data;
564 1.1 bouyer } else {
565 1.1 bouyer if ((data & PCI_MAPREG_TYPE_MASK) ==
566 1.1 bouyer PCI_MAPREG_TYPE_IO) {
567 1.1 bouyer data &= PCI_MAPREG_IO_ADDR_MASK;
568 1.1 bouyer msr = (uint32_t)data & 0xfffffff0;
569 1.1 bouyer wrmsr(GCSC_IDE_IO_BAR, msr);
570 1.1 bouyer } else {
571 1.1 bouyer wrmsr(GCSC_IDE_IO_BAR, 0);
572 1.1 bouyer }
573 1.1 bouyer pciide_bar_value = 0;
574 1.1 bouyer }
575 1.1 bouyer break;
576 1.1 bouyer /*
577 1.1 bouyer * The following registers are used by pciide(4)
578 1.1 bouyer */
579 1.1 bouyer case PCIIDE_CHANSTATUS_EN:
580 1.1 bouyer wrmsr(GCSC_IDE_CFG, (uint32_t)data);
581 1.1 bouyer break;
582 1.1 bouyer case /* AMD756_DATATIM XXX */ 0x48:
583 1.1 bouyer wrmsr(GCSC_IDE_DTC, (uint32_t)data);
584 1.1 bouyer break;
585 1.1 bouyer case /* AMD756_UDMA XXX*/ 0x50:
586 1.1 bouyer wrmsr(GCSC_IDE_ETC, (uint32_t)data);
587 1.1 bouyer break;
588 1.1 bouyer default:
589 1.1 bouyer DPRINTF(("unimplemented pciide reg 0x%x\n", reg));
590 1.1 bouyer }
591 1.1 bouyer }
592 1.1 bouyer
593 1.1 bouyer /*
594 1.1 bouyer * Function 3: AC97 Codec
595 1.1 bouyer */
596 1.1 bouyer
597 1.1 bouyer static pcireg_t ac97_bar_size = 0x80;
598 1.1 bouyer static pcireg_t ac97_bar_value;
599 1.1 bouyer
600 1.1 bouyer pcireg_t
601 1.1 bouyer glx_fn3_read(int reg)
602 1.1 bouyer {
603 1.1 bouyer uint64_t msr;
604 1.1 bouyer pcireg_t data;
605 1.1 bouyer
606 1.1 bouyer switch (reg) {
607 1.1 bouyer case PCI_ID_REG:
608 1.1 bouyer case PCI_SUBSYS_ID_REG:
609 1.1 bouyer data = PCI_ID_CODE(PCI_VENDOR_AMD,
610 1.1 bouyer PCI_PRODUCT_AMD_CS5536_AUDIO);
611 1.1 bouyer break;
612 1.1 bouyer case PCI_COMMAND_STATUS_REG:
613 1.1 bouyer data = glx_get_status();
614 1.1 bouyer data |= PCI_COMMAND_IO_ENABLE;
615 1.1 bouyer msr = rdmsr(GCSC_GLIU_PAE);
616 1.1.6.3 mrg if ((msr & (0x3 << 8)) == 0x03)
617 1.1 bouyer data |= PCI_COMMAND_MASTER_ENABLE;
618 1.1 bouyer break;
619 1.1 bouyer case PCI_CLASS_REG:
620 1.1 bouyer msr = rdmsr(GCSC_ACC_GLD_MSR_CAP);
621 1.1 bouyer data = (PCI_CLASS_MULTIMEDIA << PCI_CLASS_SHIFT) |
622 1.1 bouyer (PCI_SUBCLASS_MULTIMEDIA_AUDIO << PCI_SUBCLASS_SHIFT) |
623 1.1 bouyer (msr & PCI_REVISION_MASK);
624 1.1 bouyer break;
625 1.1 bouyer case PCI_BHLC_REG:
626 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
627 1.1 bouyer data = (0x00 << PCI_HDRTYPE_SHIFT) |
628 1.1 bouyer (((msr & 0xff00000000ULL) >> 32) << PCI_LATTIMER_SHIFT) |
629 1.1 bouyer (0x08 << PCI_CACHELINE_SHIFT);
630 1.1 bouyer break;
631 1.1 bouyer case PCI_MAPREG_START:
632 1.1 bouyer data = ac97_bar_value;
633 1.1 bouyer if (data == 0xffffffff)
634 1.1 bouyer data = PCI_MAPREG_IO_ADDR_MASK & ~(ac97_bar_size - 1);
635 1.1 bouyer else {
636 1.1 bouyer msr = rdmsr(GCSC_GLIU_IOD_BM1);
637 1.1 bouyer data = (msr >> 20) & 0x000fffff;
638 1.1 bouyer data &= (msr & 0x000fffff);
639 1.1 bouyer }
640 1.1 bouyer if (data != 0)
641 1.1 bouyer data |= PCI_MAPREG_TYPE_IO;
642 1.1 bouyer break;
643 1.1 bouyer case PCI_INTERRUPT_REG:
644 1.1 bouyer data = (0x40 << PCI_MAX_LAT_SHIFT) |
645 1.1 bouyer (PCI_INTERRUPT_PIN_A << PCI_INTERRUPT_PIN_SHIFT);
646 1.1 bouyer break;
647 1.1 bouyer default:
648 1.1 bouyer data = 0;
649 1.1 bouyer break;
650 1.1 bouyer }
651 1.1 bouyer
652 1.1 bouyer return data;
653 1.1 bouyer }
654 1.1 bouyer
655 1.1 bouyer void
656 1.1 bouyer glx_fn3_write(int reg, pcireg_t data)
657 1.1 bouyer {
658 1.1 bouyer uint64_t msr;
659 1.1 bouyer
660 1.1 bouyer switch (reg) {
661 1.1 bouyer case PCI_COMMAND_STATUS_REG:
662 1.1 bouyer msr = rdmsr(GCSC_GLIU_PAE);
663 1.1 bouyer if (data & PCI_COMMAND_MASTER_ENABLE)
664 1.1 bouyer msr |= 0x03 << 8;
665 1.1 bouyer else
666 1.1 bouyer msr &= ~(0x03 << 8);
667 1.1 bouyer wrmsr(GCSC_GLIU_PAE, msr);
668 1.1 bouyer break;
669 1.1 bouyer case PCI_BHLC_REG:
670 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
671 1.1 bouyer msr &= 0xff00000000ULL;
672 1.1 bouyer msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
673 1.1 bouyer break;
674 1.1 bouyer case PCI_MAPREG_START:
675 1.1 bouyer if (data == 0xffffffff) {
676 1.1 bouyer ac97_bar_value = data;
677 1.1 bouyer } else {
678 1.1 bouyer if ((data & PCI_MAPREG_TYPE_MASK) ==
679 1.1 bouyer PCI_MAPREG_TYPE_IO) {
680 1.1 bouyer data &= PCI_MAPREG_IO_ADDR_MASK;
681 1.1 bouyer msr = rdmsr(GCSC_GLIU_IOD_BM1);
682 1.1 bouyer msr &= 0x0fffff0000000000ULL;
683 1.1 bouyer msr |= 5ULL << 61; /* AC97 */
684 1.1 bouyer msr |= ((uint64_t)data & 0xfffff) << 20;
685 1.1 bouyer msr |= 0x000fffff & ~(ac97_bar_size - 1);
686 1.1 bouyer wrmsr(GCSC_GLIU_IOD_BM1, msr);
687 1.1 bouyer } else {
688 1.1 bouyer wrmsr(GCSC_GLIU_IOD_BM1, 0);
689 1.1 bouyer }
690 1.1 bouyer ac97_bar_value = 0;
691 1.1 bouyer }
692 1.1 bouyer break;
693 1.1 bouyer }
694 1.1 bouyer }
695 1.1 bouyer
696 1.1 bouyer /*
697 1.1 bouyer * Function 4: OHCI Controller
698 1.1 bouyer */
699 1.1 bouyer
700 1.1 bouyer static pcireg_t ohci_bar_size = 0x1000;
701 1.1 bouyer static pcireg_t ohci_bar_value;
702 1.1 bouyer
703 1.1 bouyer pcireg_t
704 1.1 bouyer glx_fn4_read(int reg)
705 1.1 bouyer {
706 1.1 bouyer uint64_t msr;
707 1.1 bouyer pcireg_t data;
708 1.1 bouyer
709 1.1 bouyer switch (reg) {
710 1.1 bouyer case PCI_ID_REG:
711 1.1 bouyer case PCI_SUBSYS_ID_REG:
712 1.1 bouyer data = PCI_ID_CODE(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_CS5536_OHCI);
713 1.1 bouyer break;
714 1.1 bouyer case PCI_COMMAND_STATUS_REG:
715 1.1 bouyer data = glx_get_status();
716 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_OHCB);
717 1.1 bouyer if (msr & (1ULL << 34))
718 1.1 bouyer data |= PCI_COMMAND_MASTER_ENABLE;
719 1.1 bouyer if (msr & (1ULL << 33))
720 1.1 bouyer data |= PCI_COMMAND_MEM_ENABLE;
721 1.1 bouyer break;
722 1.1 bouyer case PCI_CLASS_REG:
723 1.1 bouyer msr = rdmsr(GCSC_USB_GLD_MSR_CAP);
724 1.1 bouyer data = (PCI_CLASS_SERIALBUS << PCI_CLASS_SHIFT) |
725 1.1 bouyer (PCI_SUBCLASS_SERIALBUS_USB << PCI_SUBCLASS_SHIFT) |
726 1.1 bouyer (PCI_INTERFACE_OHCI << PCI_INTERFACE_SHIFT) |
727 1.1 bouyer (msr & PCI_REVISION_MASK);
728 1.1 bouyer break;
729 1.1 bouyer case PCI_BHLC_REG:
730 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
731 1.1 bouyer data = (0x00 << PCI_HDRTYPE_SHIFT) |
732 1.1 bouyer (((msr & 0xff00000000ULL) >> 32) << PCI_LATTIMER_SHIFT) |
733 1.1 bouyer (0x08 << PCI_CACHELINE_SHIFT);
734 1.1 bouyer break;
735 1.1 bouyer case PCI_MAPREG_START + 0x00:
736 1.1 bouyer data = ohci_bar_value;
737 1.1 bouyer if (data == 0xffffffff)
738 1.1 bouyer data = PCI_MAPREG_MEM_ADDR_MASK & ~(ohci_bar_size - 1);
739 1.1 bouyer else {
740 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_OHCB);
741 1.1 bouyer data = msr & 0xffffff00;
742 1.1 bouyer }
743 1.1 bouyer if (data != 0)
744 1.1 bouyer data |= PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT;
745 1.1 bouyer break;
746 1.1 bouyer case PCI_CAPLISTPTR_REG:
747 1.1 bouyer data = 0x40;
748 1.1 bouyer break;
749 1.1 bouyer case PCI_INTERRUPT_REG:
750 1.1 bouyer data = (0x40 << PCI_MAX_LAT_SHIFT) |
751 1.1 bouyer (PCI_INTERRUPT_PIN_A << PCI_INTERRUPT_PIN_SHIFT);
752 1.1 bouyer break;
753 1.1 bouyer case 0x40: /* USB capability pointer */
754 1.1 bouyer data = 0;
755 1.1 bouyer break;
756 1.1 bouyer default:
757 1.1 bouyer data = 0;
758 1.1 bouyer break;
759 1.1 bouyer }
760 1.1 bouyer
761 1.1 bouyer return data;
762 1.1 bouyer }
763 1.1 bouyer
764 1.1 bouyer void
765 1.1 bouyer glx_fn4_write(int reg, pcireg_t data)
766 1.1 bouyer {
767 1.1 bouyer uint64_t msr;
768 1.1 bouyer
769 1.1 bouyer switch (reg) {
770 1.1 bouyer case PCI_COMMAND_STATUS_REG:
771 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_OHCB);
772 1.1 bouyer if (data & PCI_COMMAND_MASTER_ENABLE)
773 1.1 bouyer msr |= 1ULL << 34;
774 1.1 bouyer else
775 1.1 bouyer msr &= ~(1ULL << 34);
776 1.1 bouyer if (data & PCI_COMMAND_MEM_ENABLE)
777 1.1 bouyer msr |= 1ULL << 33;
778 1.1 bouyer else
779 1.1 bouyer msr &= ~(1ULL << 33);
780 1.1 bouyer wrmsr(GCSC_USB_MSR_OHCB, msr);
781 1.1 bouyer break;
782 1.1 bouyer case PCI_BHLC_REG:
783 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
784 1.1 bouyer msr &= 0xff00000000ULL;
785 1.1 bouyer msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
786 1.1 bouyer break;
787 1.1 bouyer case PCI_MAPREG_START + 0x00:
788 1.1 bouyer if (data == 0xffffffff) {
789 1.1 bouyer ohci_bar_value = data;
790 1.1 bouyer } else {
791 1.1 bouyer if ((data & PCI_MAPREG_TYPE_MASK) ==
792 1.1 bouyer PCI_MAPREG_TYPE_MEM) {
793 1.1 bouyer data &= PCI_MAPREG_MEM_ADDR_MASK;
794 1.1 bouyer msr = rdmsr(GCSC_GLIU_P2D_BM3);
795 1.1 bouyer msr &= 0x0fffff0000000000ULL;
796 1.1 bouyer msr |= 2ULL << 61; /* USB */
797 1.1 bouyer msr |= (((uint64_t)data) >> 12) << 20;
798 1.1 bouyer msr |= 0x000fffff;
799 1.1 bouyer wrmsr(GCSC_GLIU_P2D_BM3, msr);
800 1.1 bouyer
801 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_OHCB);
802 1.1 bouyer msr &= ~0xffffff00ULL;
803 1.1 bouyer msr |= data;
804 1.1 bouyer } else {
805 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_OHCB);
806 1.1 bouyer msr &= ~0xffffff00ULL;
807 1.1 bouyer }
808 1.1 bouyer wrmsr(GCSC_USB_MSR_OHCB, msr);
809 1.1 bouyer ohci_bar_value = 0;
810 1.1 bouyer }
811 1.1 bouyer break;
812 1.1 bouyer default:
813 1.1 bouyer break;
814 1.1 bouyer }
815 1.1 bouyer }
816 1.1 bouyer
817 1.1 bouyer /*
818 1.1 bouyer * Function 5: EHCI Controller
819 1.1 bouyer */
820 1.1 bouyer
821 1.1 bouyer static pcireg_t ehci_bar_size = 0x1000;
822 1.1 bouyer static pcireg_t ehci_bar_value;
823 1.1 bouyer
824 1.1 bouyer pcireg_t
825 1.1 bouyer glx_fn5_read(int reg)
826 1.1 bouyer {
827 1.1 bouyer uint64_t msr;
828 1.1 bouyer pcireg_t data;
829 1.1 bouyer
830 1.1 bouyer switch (reg) {
831 1.1 bouyer case PCI_ID_REG:
832 1.1 bouyer case PCI_SUBSYS_ID_REG:
833 1.1 bouyer data = PCI_ID_CODE(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_CS5536_EHCI);
834 1.1 bouyer break;
835 1.1 bouyer case PCI_COMMAND_STATUS_REG:
836 1.1 bouyer data = glx_get_status();
837 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_EHCB);
838 1.1 bouyer if (msr & (1ULL << 34))
839 1.1 bouyer data |= PCI_COMMAND_MASTER_ENABLE;
840 1.1 bouyer if (msr & (1ULL << 33))
841 1.1 bouyer data |= PCI_COMMAND_MEM_ENABLE;
842 1.1 bouyer break;
843 1.1 bouyer case PCI_CLASS_REG:
844 1.1 bouyer msr = rdmsr(GCSC_USB_GLD_MSR_CAP);
845 1.1 bouyer data = (PCI_CLASS_SERIALBUS << PCI_CLASS_SHIFT) |
846 1.1 bouyer (PCI_SUBCLASS_SERIALBUS_USB << PCI_SUBCLASS_SHIFT) |
847 1.1 bouyer (PCI_INTERFACE_EHCI << PCI_INTERFACE_SHIFT) |
848 1.1 bouyer (msr & PCI_REVISION_MASK);
849 1.1 bouyer break;
850 1.1 bouyer case PCI_BHLC_REG:
851 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
852 1.1 bouyer data = (0x00 << PCI_HDRTYPE_SHIFT) |
853 1.1 bouyer (((msr & 0xff00000000ULL) >> 32) << PCI_LATTIMER_SHIFT) |
854 1.1 bouyer (0x08 << PCI_CACHELINE_SHIFT);
855 1.1 bouyer break;
856 1.1 bouyer case PCI_MAPREG_START + 0x00:
857 1.1 bouyer data = ehci_bar_value;
858 1.1 bouyer if (data == 0xffffffff)
859 1.1 bouyer data = PCI_MAPREG_MEM_ADDR_MASK & ~(ehci_bar_size - 1);
860 1.1 bouyer else {
861 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_EHCB);
862 1.1 bouyer data = msr & 0xffffff00;
863 1.1 bouyer }
864 1.1 bouyer if (data != 0)
865 1.1 bouyer data |= PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT;
866 1.1 bouyer break;
867 1.1 bouyer case PCI_CAPLISTPTR_REG:
868 1.1 bouyer data = 0x40;
869 1.1 bouyer break;
870 1.1 bouyer case PCI_INTERRUPT_REG:
871 1.1 bouyer data = (0x40 << PCI_MAX_LAT_SHIFT) |
872 1.1 bouyer (PCI_INTERRUPT_PIN_A << PCI_INTERRUPT_PIN_SHIFT);
873 1.1 bouyer break;
874 1.1 bouyer case 0x40: /* USB capability pointer */
875 1.1 bouyer data = 0;
876 1.1 bouyer break;
877 1.1 bouyer case PCI_USBREV:
878 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_EHCB);
879 1.1 bouyer data = PCI_USBREV_2_0;
880 1.1 bouyer data |= ((msr >> 40) & 0x3f) << 8; /* PCI_EHCI_FLADJ */
881 1.1 bouyer break;
882 1.1 bouyer default:
883 1.1 bouyer data = 0;
884 1.1 bouyer break;
885 1.1 bouyer }
886 1.1 bouyer
887 1.1 bouyer return data;
888 1.1 bouyer }
889 1.1 bouyer
890 1.1 bouyer void
891 1.1 bouyer glx_fn5_write(int reg, pcireg_t data)
892 1.1 bouyer {
893 1.1 bouyer uint64_t msr;
894 1.1 bouyer
895 1.1 bouyer switch (reg) {
896 1.1 bouyer case PCI_COMMAND_STATUS_REG:
897 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_EHCB);
898 1.1 bouyer if (data & PCI_COMMAND_MASTER_ENABLE)
899 1.1 bouyer msr |= 1ULL << 34;
900 1.1 bouyer else
901 1.1 bouyer msr &= ~(1ULL << 34);
902 1.1 bouyer if (data & PCI_COMMAND_MEM_ENABLE)
903 1.1 bouyer msr |= 1ULL << 33;
904 1.1 bouyer else
905 1.1 bouyer msr &= ~(1ULL << 33);
906 1.1 bouyer wrmsr(GCSC_USB_MSR_EHCB, msr);
907 1.1 bouyer break;
908 1.1 bouyer case PCI_BHLC_REG:
909 1.1 bouyer msr = rdmsr(GCSC_GLPCI_CTRL);
910 1.1 bouyer msr &= 0xff00000000ULL;
911 1.1 bouyer msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
912 1.1 bouyer break;
913 1.1 bouyer case PCI_MAPREG_START + 0x00:
914 1.1 bouyer if (data == 0xffffffff) {
915 1.1 bouyer ehci_bar_value = data;
916 1.1 bouyer } else {
917 1.1 bouyer if ((data & PCI_MAPREG_TYPE_MASK) ==
918 1.1 bouyer PCI_MAPREG_TYPE_MEM) {
919 1.1 bouyer data &= PCI_MAPREG_MEM_ADDR_MASK;
920 1.1 bouyer msr = rdmsr(GCSC_GLIU_P2D_BM4);
921 1.1 bouyer msr &= 0x0fffff0000000000ULL;
922 1.1 bouyer msr |= 2ULL << 61; /* USB */
923 1.1 bouyer msr |= (((uint64_t)data) >> 12) << 20;
924 1.1 bouyer msr |= 0x000fffff;
925 1.1 bouyer wrmsr(GCSC_GLIU_P2D_BM4, msr);
926 1.1 bouyer
927 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_EHCB);
928 1.1 bouyer msr &= ~0xffffff00ULL;
929 1.1 bouyer msr |= data;
930 1.1 bouyer } else {
931 1.1 bouyer msr = rdmsr(GCSC_USB_MSR_EHCB);
932 1.1 bouyer msr &= ~0xffffff00ULL;
933 1.1 bouyer }
934 1.1 bouyer wrmsr(GCSC_USB_MSR_EHCB, msr);
935 1.1 bouyer ehci_bar_value = 0;
936 1.1 bouyer }
937 1.1 bouyer break;
938 1.1 bouyer default:
939 1.1 bouyer break;
940 1.1 bouyer }
941 1.1 bouyer }
942