Home | History | Annotate | Line # | Download | only in dev
glx.c revision 1.2
      1  1.1    bouyer /*	$OpenBSD: glx.c,v 1.6 2010/10/14 21:23:04 pirofti Exp $	*/
      2  1.1    bouyer 
      3  1.1    bouyer /*
      4  1.1    bouyer  * Copyright (c) 2009 Miodrag Vallat.
      5  1.1    bouyer  *
      6  1.1    bouyer  * Permission to use, copy, modify, and distribute this software for any
      7  1.1    bouyer  * purpose with or without fee is hereby granted, provided that the above
      8  1.1    bouyer  * copyright notice and this permission notice appear in all copies.
      9  1.1    bouyer  *
     10  1.1    bouyer  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     11  1.1    bouyer  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     12  1.1    bouyer  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     13  1.1    bouyer  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     14  1.1    bouyer  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     15  1.1    bouyer  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     16  1.1    bouyer  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     17  1.1    bouyer  */
     18  1.1    bouyer 
     19  1.1    bouyer /*
     20  1.1    bouyer  * AMD CS5536 PCI Mess
     21  1.1    bouyer  * XXX too many hardcoded numbers... need to expand glxreg.h
     22  1.1    bouyer  */
     23  1.1    bouyer #include <sys/cdefs.h>
     24  1.2  macallan __KERNEL_RCSID(0, "$NetBSD: glx.c,v 1.2 2012/02/14 22:22:45 macallan Exp $");
     25  1.1    bouyer 
     26  1.1    bouyer 
     27  1.1    bouyer #include <sys/param.h>
     28  1.1    bouyer #include <sys/systm.h>
     29  1.1    bouyer #include <sys/device.h>
     30  1.1    bouyer 
     31  1.1    bouyer #include <evbmips/loongson/autoconf.h>
     32  1.1    bouyer 
     33  1.1    bouyer #include <dev/pci/pcireg.h>
     34  1.1    bouyer #include <dev/pci/pcivar.h>
     35  1.1    bouyer #include <dev/pci/pcidevs.h>
     36  1.1    bouyer 
     37  1.1    bouyer #include <dev/pci/pciidereg.h>
     38  1.1    bouyer #include <dev/usb/usb.h>
     39  1.1    bouyer #include <dev/usb/ohcireg.h>
     40  1.1    bouyer #include <dev/usb/ehcireg.h>
     41  1.1    bouyer 
     42  1.1    bouyer #include <mips/bonito/bonitoreg.h>
     43  1.1    bouyer #include <mips/bonito/bonitovar.h>
     44  1.1    bouyer 
     45  1.1    bouyer #include <evbmips/loongson/dev/glxreg.h>
     46  1.1    bouyer #include <evbmips/loongson/dev/glxvar.h>
     47  1.1    bouyer 
     48  1.1    bouyer #ifdef GLX_DEBUG
     49  1.1    bouyer #define DPRINTF(x) printf x
     50  1.1    bouyer #else
     51  1.1    bouyer #define DPRINTF(x)
     52  1.1    bouyer #endif
     53  1.1    bouyer 
     54  1.1    bouyer /*
     55  1.1    bouyer  * Since the purpose of this code is to present a different view of the
     56  1.1    bouyer  * PCI configuration space, it can not attach as a real device.
     57  1.1    bouyer  * (well it could, and then we'd have to attach a fake pci to it,
     58  1.1    bouyer  * and fake the configuration space accesses anyways - is it worth doing?)
     59  1.1    bouyer  *
     60  1.1    bouyer  * We just keep the `would-be softc' structure as global variables.
     61  1.1    bouyer  */
     62  1.1    bouyer 
     63  1.1    bouyer static pci_chipset_tag_t	glxbase_pc;
     64  1.1    bouyer static pcitag_t			glxbase_tag;
     65  1.1    bouyer static int			glxbase_dev;
     66  1.1    bouyer 
     67  1.1    bouyer /* MSR access through PCI configuration space */
     68  1.1    bouyer #define	PCI_MSR_CTRL		0x00f0
     69  1.1    bouyer #define	PCI_MSR_ADDR		0x00f4
     70  1.1    bouyer #define	PCI_MSR_LO32		0x00f8
     71  1.1    bouyer #define	PCI_MSR_HI32		0x00fc
     72  1.1    bouyer 
     73  1.1    bouyer /* access to the MSR through the PCI mailbox needs the same transformation
     74  1.1    bouyer  * as done by hardware when a MSR request reaches the CS5536.
     75  1.1    bouyer  */
     76  1.1    bouyer #define GLX_MSR_ADDR_TARGET	0x00003fff
     77  1.1    bouyer #define GLX_MSR_ADDR_RF		0xffffc000
     78  1.1    bouyer #define GLX_MSR_ADDR_RF_SHIFT	9
     79  1.1    bouyer 
     80  1.1    bouyer static uint glx_msra2mbxa(uint);
     81  1.1    bouyer static uint
     82  1.1    bouyer glx_msra2mbxa(uint msr)
     83  1.1    bouyer {
     84  1.1    bouyer 	uint rf = (msr & GLX_MSR_ADDR_RF);
     85  1.1    bouyer 	return ((rf << GLX_MSR_ADDR_RF_SHIFT) | (msr & GLX_MSR_ADDR_TARGET));
     86  1.1    bouyer }
     87  1.1    bouyer 
     88  1.1    bouyer pcireg_t glx_pci_read_hook(void *, pcitag_t, int);
     89  1.1    bouyer void	glx_pci_write_hook(void *, pcitag_t, int, pcireg_t);
     90  1.1    bouyer 
     91  1.1    bouyer pcireg_t glx_get_status(void);
     92  1.1    bouyer pcireg_t glx_fn0_read(int);
     93  1.1    bouyer void	glx_fn0_write(int, pcireg_t);
     94  1.1    bouyer pcireg_t glx_fn2_read(int);
     95  1.1    bouyer void	glx_fn2_write(int, pcireg_t);
     96  1.1    bouyer pcireg_t glx_fn3_read(int);
     97  1.1    bouyer void	glx_fn3_write(int, pcireg_t);
     98  1.1    bouyer pcireg_t glx_fn4_read(int);
     99  1.1    bouyer void	glx_fn4_write(int, pcireg_t);
    100  1.1    bouyer pcireg_t glx_fn5_read(int);
    101  1.1    bouyer void	glx_fn5_write(int, pcireg_t);
    102  1.1    bouyer pcireg_t glx_fn6_read(int);
    103  1.1    bouyer void	glx_fn6_write(int, pcireg_t);
    104  1.1    bouyer pcireg_t glx_fn7_read(int);
    105  1.1    bouyer void	glx_fn7_write(int, pcireg_t);
    106  1.1    bouyer 
    107  1.1    bouyer pcireg_t (*gen_pci_conf_read)(void *, pcitag_t, int);
    108  1.1    bouyer void (*gen_pci_conf_write)(void *, pcitag_t, int, pcireg_t);
    109  1.1    bouyer 
    110  1.1    bouyer void
    111  1.1    bouyer glx_init(pci_chipset_tag_t pc, pcitag_t tag, int dev)
    112  1.1    bouyer {
    113  1.1    bouyer 	uint64_t msr;
    114  1.1    bouyer 
    115  1.1    bouyer 	glxbase_pc = pc;
    116  1.1    bouyer 	glxbase_dev = dev;
    117  1.1    bouyer 	glxbase_tag = tag;
    118  1.1    bouyer 
    119  1.1    bouyer 	/*
    120  1.1    bouyer 	 * Register PCI configuration hooks to make the various
    121  1.1    bouyer 	 * embedded devices visible as PCI subfunctions.
    122  1.1    bouyer 	 */
    123  1.1    bouyer 
    124  1.1    bouyer 	gen_pci_conf_read = pc->pc_conf_read;
    125  1.1    bouyer 	pc->pc_conf_read = glx_pci_read_hook;
    126  1.1    bouyer 	gen_pci_conf_write = pc->pc_conf_write;
    127  1.1    bouyer 	pc->pc_conf_write = glx_pci_write_hook;
    128  1.1    bouyer 
    129  1.1    bouyer 	/*
    130  1.1    bouyer 	 * Perform some Geode intialization.
    131  1.1    bouyer 	 */
    132  1.1    bouyer 
    133  1.1    bouyer 	msr = rdmsr(GCSC_DIVIL_BALL_OPTS);	/* 0x71 */
    134  1.1    bouyer 	wrmsr(GCSC_DIVIL_BALL_OPTS, msr | 0x01);
    135  1.1    bouyer 
    136  1.1    bouyer 	/*
    137  1.1    bouyer 	 * Route usb and audio
    138  1.1    bouyer 	 */
    139  1.1    bouyer 
    140  1.1    bouyer 	msr = 0;
    141  1.1    bouyer 	msr |= 11 << 8;
    142  1.1    bouyer 	msr |= 9 << 16;
    143  1.1    bouyer 	wrmsr(GCSC_PIC_YSEL_LOW, msr);
    144  1.1    bouyer 
    145  1.1    bouyer 	/*
    146  1.1    bouyer 	 * serial interrupts
    147  1.1    bouyer 	 */
    148  1.1    bouyer 	msr = 0;
    149  1.1    bouyer 	msr |= 4 << 24;
    150  1.1    bouyer 	msr |= 3 << 28;
    151  1.1    bouyer 	wrmsr(GCSC_PIC_YSEL_HIGH, msr);
    152  1.1    bouyer 
    153  1.1    bouyer 	/*
    154  1.1    bouyer 	 * and IDE
    155  1.1    bouyer 	 */
    156  1.1    bouyer 	msr = 0;
    157  1.1    bouyer 	msr |= 1 << 14;
    158  1.1    bouyer 	wrmsr(GCSC_PIC_IRQM_PRIM, msr);
    159  1.1    bouyer 
    160  1.1    bouyer 	/* no interrupts from theses */
    161  1.1    bouyer 	wrmsr(GCSC_PIC_ZSEL_LOW, 0);
    162  1.1    bouyer 	wrmsr(GCSC_PIC_ZSEL_HIGH, 0);
    163  1.1    bouyer 	wrmsr(GCSC_PIC_IRQM_LPC, 0);
    164  1.1    bouyer 
    165  1.1    bouyer 	DPRINTF(("IO space 0x%" PRIx64 "\n", rdmsr(0x80000014)));
    166  1.1    bouyer }
    167  1.1    bouyer 
    168  1.1    bouyer uint64_t
    169  1.1    bouyer rdmsr(uint msr)
    170  1.1    bouyer {
    171  1.1    bouyer 	uint64_t lo, hi;
    172  1.1    bouyer 	int s;
    173  1.1    bouyer 
    174  1.1    bouyer #ifdef DIAGNOSTIC
    175  1.1    bouyer 	if (glxbase_tag == 0)
    176  1.1    bouyer 		panic("rdmsr invoked before glx initialization");
    177  1.1    bouyer #endif
    178  1.1    bouyer 
    179  1.1    bouyer 	s = splhigh();
    180  1.1    bouyer 	pci_conf_write(glxbase_pc, glxbase_tag, PCI_MSR_ADDR,
    181  1.1    bouyer 	    glx_msra2mbxa(msr));
    182  1.1    bouyer 	lo = (uint32_t)pci_conf_read(glxbase_pc, glxbase_tag, PCI_MSR_LO32);
    183  1.1    bouyer 	hi = (uint32_t)pci_conf_read(glxbase_pc, glxbase_tag, PCI_MSR_HI32);
    184  1.1    bouyer 	splx(s);
    185  1.1    bouyer 	return (hi << 32) | lo;
    186  1.1    bouyer }
    187  1.1    bouyer 
    188  1.1    bouyer void
    189  1.1    bouyer wrmsr(uint msr, uint64_t value)
    190  1.1    bouyer {
    191  1.1    bouyer 	int s;
    192  1.1    bouyer 
    193  1.1    bouyer #ifdef DIAGNOSTIC
    194  1.1    bouyer 	if (glxbase_tag == 0)
    195  1.1    bouyer 		panic("wrmsr invoked before glx initialization");
    196  1.1    bouyer #endif
    197  1.1    bouyer 
    198  1.1    bouyer 	s = splhigh();
    199  1.1    bouyer 	pci_conf_write(glxbase_pc, glxbase_tag, PCI_MSR_ADDR,
    200  1.1    bouyer 	    glx_msra2mbxa(msr));
    201  1.1    bouyer 	pci_conf_write(glxbase_pc, glxbase_tag, PCI_MSR_LO32, (uint32_t)value);
    202  1.1    bouyer 	pci_conf_write(glxbase_pc, glxbase_tag, PCI_MSR_HI32, value >> 32);
    203  1.1    bouyer 	splx(s);
    204  1.1    bouyer }
    205  1.1    bouyer 
    206  1.1    bouyer pcireg_t
    207  1.1    bouyer glx_pci_read_hook(void *v, pcitag_t tag, int offset)
    208  1.1    bouyer {
    209  1.1    bouyer 	int bus, dev, fn;
    210  1.1    bouyer 	pcireg_t data;
    211  1.1    bouyer 
    212  1.1    bouyer 	/*
    213  1.1    bouyer 	 * Do not get in the way of MSR programming
    214  1.1    bouyer 	 */
    215  1.1    bouyer 	if (tag == glxbase_tag && offset >= PCI_MSR_CTRL)
    216  1.1    bouyer 		return gen_pci_conf_read(v, tag, offset);
    217  1.1    bouyer 
    218  1.1    bouyer 	pci_decompose_tag(glxbase_pc, tag, &bus, &dev, &fn);
    219  1.1    bouyer 	if (bus != 0 || dev != glxbase_dev)
    220  1.1    bouyer 		return gen_pci_conf_read(v, tag, offset);
    221  1.1    bouyer 
    222  1.1    bouyer 	data = 0;
    223  1.1    bouyer 
    224  1.1    bouyer 	switch (fn) {
    225  1.1    bouyer 	case 0:	/* PCI-ISA bridge */
    226  1.1    bouyer 		data = glx_fn0_read(offset);
    227  1.1    bouyer 		break;
    228  1.1    bouyer 	case 1:	/* Flash memory */
    229  1.1    bouyer 		break;
    230  1.1    bouyer 	case 2:	/* IDE controller */
    231  1.1    bouyer 		data = glx_fn2_read(offset);
    232  1.1    bouyer 		break;
    233  1.1    bouyer 	case 3:	/* AC97 codec */
    234  1.1    bouyer 		data = glx_fn3_read(offset);
    235  1.1    bouyer 		break;
    236  1.1    bouyer 	case 4:	/* OHCI controller */
    237  1.1    bouyer 		data = glx_fn4_read(offset);
    238  1.1    bouyer 		break;
    239  1.1    bouyer 	case 5:	/* EHCI controller */
    240  1.1    bouyer 		data = glx_fn5_read(offset);
    241  1.1    bouyer 		break;
    242  1.1    bouyer 	case 6:	/* UDC */
    243  1.1    bouyer 		break;
    244  1.1    bouyer 	case 7:	/* OTG */
    245  1.1    bouyer 		break;
    246  1.1    bouyer 	}
    247  1.1    bouyer 
    248  1.1    bouyer 	return data;
    249  1.1    bouyer }
    250  1.1    bouyer 
    251  1.1    bouyer void
    252  1.1    bouyer glx_pci_write_hook(void *v, pcitag_t tag,
    253  1.1    bouyer     int offset, pcireg_t data)
    254  1.1    bouyer {
    255  1.1    bouyer 	int bus, dev, fn;
    256  1.1    bouyer 
    257  1.1    bouyer 	/*
    258  1.1    bouyer 	 * Do not get in the way of MSR programming
    259  1.1    bouyer 	 */
    260  1.1    bouyer 	if (tag == glxbase_tag && offset >= PCI_MSR_CTRL) {
    261  1.1    bouyer 		gen_pci_conf_write(v, tag, offset, data);
    262  1.1    bouyer 		return;
    263  1.1    bouyer 	}
    264  1.1    bouyer 
    265  1.1    bouyer 
    266  1.1    bouyer 	pci_decompose_tag(glxbase_pc, tag, &bus, &dev, &fn);
    267  1.1    bouyer 	if (bus != 0 || dev != glxbase_dev) {
    268  1.1    bouyer 		gen_pci_conf_write(v, tag, offset, data);
    269  1.1    bouyer 		return;
    270  1.1    bouyer 	}
    271  1.1    bouyer 
    272  1.1    bouyer 	switch (fn) {
    273  1.1    bouyer 	case 0:	/* PCI-ISA bridge */
    274  1.1    bouyer 		glx_fn0_write(offset, data);
    275  1.1    bouyer 		break;
    276  1.1    bouyer 	case 1:	/* Flash memory */
    277  1.1    bouyer 		break;
    278  1.1    bouyer 	case 2:	/* IDE controller */
    279  1.1    bouyer 		glx_fn2_write(offset, data);
    280  1.1    bouyer 		break;
    281  1.1    bouyer 	case 3:	/* AC97 codec */
    282  1.1    bouyer 		glx_fn3_write(offset, data);
    283  1.1    bouyer 		break;
    284  1.1    bouyer 	case 4:	/* OHCI controller */
    285  1.1    bouyer 		glx_fn4_write(offset, data);
    286  1.1    bouyer 		break;
    287  1.1    bouyer 	case 5:	/* EHCI controller */
    288  1.1    bouyer 		glx_fn5_write(offset, data);
    289  1.1    bouyer 		break;
    290  1.1    bouyer 	case 6:	/* USB UDC */
    291  1.1    bouyer 		break;
    292  1.1    bouyer 	case 7:	/* USB OTG */
    293  1.1    bouyer 		break;
    294  1.1    bouyer 	}
    295  1.1    bouyer }
    296  1.1    bouyer 
    297  1.1    bouyer pcireg_t
    298  1.2  macallan glx_get_status(void)
    299  1.1    bouyer {
    300  1.1    bouyer 	uint64_t msr;
    301  1.1    bouyer 	pcireg_t data;
    302  1.1    bouyer 
    303  1.1    bouyer 	data = 0;
    304  1.1    bouyer 	msr = rdmsr(GCSC_GLPCI_GLD_MSR_ERROR);
    305  1.1    bouyer 	if (msr & (1UL << 5))
    306  1.1    bouyer 		data |= PCI_COMMAND_PARITY_ENABLE;
    307  1.1    bouyer 	data |= PCI_STATUS_66MHZ_SUPPORT |
    308  1.1    bouyer 	    PCI_STATUS_BACKTOBACK_SUPPORT | PCI_STATUS_DEVSEL_MEDIUM;
    309  1.1    bouyer 	if (msr & (1UL << 21))
    310  1.1    bouyer 		data |= PCI_STATUS_PARITY_DETECT;
    311  1.1    bouyer 	if (msr & (1UL << 20))
    312  1.1    bouyer 		data |= PCI_STATUS_TARGET_TARGET_ABORT;
    313  1.1    bouyer 	if (msr & (1UL << 17))
    314  1.1    bouyer 		data |= PCI_STATUS_MASTER_TARGET_ABORT;
    315  1.1    bouyer 	if (msr & (1UL << 16))
    316  1.1    bouyer 		data |= PCI_STATUS_MASTER_ABORT;
    317  1.1    bouyer 
    318  1.1    bouyer 	return data;
    319  1.1    bouyer }
    320  1.1    bouyer 
    321  1.1    bouyer /*
    322  1.1    bouyer  * Function 0: PCI-ISA bridge
    323  1.1    bouyer  */
    324  1.1    bouyer 
    325  1.1    bouyer static const pcireg_t pcib_bar_sizes[(4 + PCI_MAPREG_END - PCI_MAPREG_START) / 4] = {
    326  1.1    bouyer 	0x008,
    327  1.1    bouyer 	0x100,
    328  1.1    bouyer 	0x040,
    329  1.1    bouyer 	0x020,
    330  1.1    bouyer 	0x080,
    331  1.1    bouyer 	0x020
    332  1.1    bouyer };
    333  1.1    bouyer 
    334  1.1    bouyer static pcireg_t pcib_bar_values[(4 + PCI_MAPREG_END - PCI_MAPREG_START) / 4];
    335  1.1    bouyer 
    336  1.1    bouyer static const uint64_t pcib_bar_msr[(4 + PCI_MAPREG_END - PCI_MAPREG_START) / 4] = {
    337  1.1    bouyer 	GCSC_DIVIL_LBAR_SMB,
    338  1.1    bouyer 	GCSC_DIVIL_LBAR_GPIO,
    339  1.1    bouyer 	GCSC_DIVIL_LBAR_MFGPT,
    340  1.1    bouyer 	GCSC_DIVIL_LBAR_IRQ,
    341  1.1    bouyer 	GCSC_DIVIL_LBAR_PMS,
    342  1.1    bouyer 	GCSC_DIVIL_LBAR_ACPI
    343  1.1    bouyer };
    344  1.1    bouyer 
    345  1.1    bouyer pcireg_t
    346  1.1    bouyer glx_fn0_read(int reg)
    347  1.1    bouyer {
    348  1.1    bouyer 	uint64_t msr;
    349  1.1    bouyer 	pcireg_t data;
    350  1.1    bouyer 	int index;
    351  1.1    bouyer 
    352  1.1    bouyer 	switch (reg) {
    353  1.1    bouyer 	case PCI_ID_REG:
    354  1.1    bouyer 	case PCI_SUBSYS_ID_REG:
    355  1.1    bouyer 		data = PCI_ID_CODE(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_CS5536_PCIB);
    356  1.1    bouyer 		break;
    357  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    358  1.1    bouyer 		data = glx_get_status();
    359  1.1    bouyer 		data |= PCI_COMMAND_MASTER_ENABLE;
    360  1.1    bouyer 		msr = rdmsr(GCSC_DIVIL_LBAR_SMB);
    361  1.1    bouyer 		if (msr & (1ULL << 32))
    362  1.1    bouyer 			data |= PCI_COMMAND_IO_ENABLE;
    363  1.1    bouyer 		break;
    364  1.1    bouyer 	case PCI_CLASS_REG:
    365  1.1    bouyer 		msr = rdmsr(GCSC_GLCP_CHIP_REV_ID);
    366  1.1    bouyer 		data = (PCI_CLASS_BRIDGE << PCI_CLASS_SHIFT) |
    367  1.1    bouyer 		    (PCI_SUBCLASS_BRIDGE_ISA << PCI_SUBCLASS_SHIFT) |
    368  1.1    bouyer 		    (msr & PCI_REVISION_MASK);
    369  1.1    bouyer 		break;
    370  1.1    bouyer 	case PCI_BHLC_REG:
    371  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    372  1.1    bouyer 		data = (0x80 << PCI_HDRTYPE_SHIFT) |
    373  1.1    bouyer 		    (((msr & 0xff00000000UL) >> 32) << PCI_LATTIMER_SHIFT) |
    374  1.1    bouyer 		    (0x08 << PCI_CACHELINE_SHIFT);
    375  1.1    bouyer 		break;
    376  1.1    bouyer 	case PCI_MAPREG_START + 0x00:
    377  1.1    bouyer 	case PCI_MAPREG_START + 0x04:
    378  1.1    bouyer 	case PCI_MAPREG_START + 0x08:
    379  1.1    bouyer 	case PCI_MAPREG_START + 0x0c:
    380  1.1    bouyer 	case PCI_MAPREG_START + 0x10:
    381  1.1    bouyer 	case PCI_MAPREG_START + 0x14:
    382  1.1    bouyer 	case PCI_MAPREG_START + 0x18:
    383  1.1    bouyer 		index = (reg - PCI_MAPREG_START) / 4;
    384  1.1    bouyer 		if (pcib_bar_msr[index] == 0)
    385  1.1    bouyer 			data = 0;
    386  1.1    bouyer 		else {
    387  1.1    bouyer 			data = pcib_bar_values[index];
    388  1.1    bouyer 			if (data == 0xffffffff)
    389  1.1    bouyer 				data = PCI_MAPREG_IO_ADDR_MASK;
    390  1.1    bouyer 			else
    391  1.1    bouyer 				data = (pcireg_t)rdmsr(pcib_bar_msr[index]);
    392  1.1    bouyer 			data &= ~(pcib_bar_sizes[index] - 1);
    393  1.1    bouyer 			if (data != 0)
    394  1.1    bouyer 				data |= PCI_MAPREG_TYPE_IO;
    395  1.1    bouyer 		}
    396  1.1    bouyer 		break;
    397  1.1    bouyer 	case PCI_INTERRUPT_REG:
    398  1.1    bouyer 		data = (0x40 << PCI_MAX_LAT_SHIFT) |
    399  1.1    bouyer 		    (PCI_INTERRUPT_PIN_NONE << PCI_INTERRUPT_PIN_SHIFT);
    400  1.1    bouyer 		break;
    401  1.1    bouyer 	default:
    402  1.1    bouyer 		data = 0;
    403  1.1    bouyer 		break;
    404  1.1    bouyer 	}
    405  1.1    bouyer 
    406  1.1    bouyer 	return data;
    407  1.1    bouyer }
    408  1.1    bouyer 
    409  1.1    bouyer void
    410  1.1    bouyer glx_fn0_write(int reg, pcireg_t data)
    411  1.1    bouyer {
    412  1.1    bouyer 	uint64_t msr;
    413  1.1    bouyer 	int index;
    414  1.1    bouyer 
    415  1.1    bouyer 	switch (reg) {
    416  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    417  1.1    bouyer 		for (index = 0; index < __arraycount(pcib_bar_msr); index++) {
    418  1.1    bouyer 			if (pcib_bar_msr[index] == 0)
    419  1.1    bouyer 				continue;
    420  1.1    bouyer 			msr = rdmsr(pcib_bar_msr[index]);
    421  1.1    bouyer 			if (data & PCI_COMMAND_IO_ENABLE)
    422  1.1    bouyer 				msr |= 1ULL << 32;
    423  1.1    bouyer 			else
    424  1.1    bouyer 				msr &= ~(1ULL << 32);
    425  1.1    bouyer 			wrmsr(pcib_bar_msr[index], msr);
    426  1.1    bouyer 		}
    427  1.1    bouyer 
    428  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_GLD_MSR_ERROR);
    429  1.1    bouyer 		if (data & PCI_COMMAND_PARITY_ENABLE)
    430  1.1    bouyer 			msr |= 1ULL << 5;
    431  1.1    bouyer 		else
    432  1.1    bouyer 			msr &= ~(1ULL << 5);
    433  1.1    bouyer 		wrmsr(GCSC_GLPCI_GLD_MSR_ERROR, msr);
    434  1.1    bouyer 		break;
    435  1.1    bouyer 	case PCI_BHLC_REG:
    436  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    437  1.1    bouyer 		msr &= 0xff00000000ULL;
    438  1.1    bouyer 		msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
    439  1.1    bouyer 		break;
    440  1.1    bouyer 	case PCI_MAPREG_START + 0x00:
    441  1.1    bouyer 	case PCI_MAPREG_START + 0x04:
    442  1.1    bouyer 	case PCI_MAPREG_START + 0x08:
    443  1.1    bouyer 	case PCI_MAPREG_START + 0x0c:
    444  1.1    bouyer 	case PCI_MAPREG_START + 0x10:
    445  1.1    bouyer 	case PCI_MAPREG_START + 0x14:
    446  1.1    bouyer 	case PCI_MAPREG_START + 0x18:
    447  1.1    bouyer 		index = (reg - PCI_MAPREG_START) / 4;
    448  1.1    bouyer 		if (data == 0xffffffff) {
    449  1.1    bouyer 			pcib_bar_values[index] = data;
    450  1.1    bouyer 		} else if (pcib_bar_msr[index] != 0) {
    451  1.1    bouyer 			if ((data & PCI_MAPREG_TYPE_MASK) ==
    452  1.1    bouyer 			    PCI_MAPREG_TYPE_IO) {
    453  1.1    bouyer 				data &= PCI_MAPREG_IO_ADDR_MASK;
    454  1.1    bouyer 				data &= ~(pcib_bar_sizes[index] - 1);
    455  1.1    bouyer 				wrmsr(pcib_bar_msr[index],
    456  1.1    bouyer 				    (0x0000f000ULL << 32) | (1ULL << 32) | data);
    457  1.1    bouyer 			} else {
    458  1.1    bouyer 				wrmsr(pcib_bar_msr[index], 0ULL);
    459  1.1    bouyer 			}
    460  1.1    bouyer 			pcib_bar_values[index] = 0;
    461  1.1    bouyer 		}
    462  1.1    bouyer 		break;
    463  1.1    bouyer 	}
    464  1.1    bouyer }
    465  1.1    bouyer 
    466  1.1    bouyer /*
    467  1.1    bouyer  * Function 2: IDE Controller
    468  1.1    bouyer  */
    469  1.1    bouyer 
    470  1.1    bouyer static pcireg_t pciide_bar_size = 0x10;
    471  1.1    bouyer static pcireg_t pciide_bar_value;
    472  1.1    bouyer 
    473  1.1    bouyer pcireg_t
    474  1.1    bouyer glx_fn2_read(int reg)
    475  1.1    bouyer {
    476  1.1    bouyer 	uint64_t msr;
    477  1.1    bouyer 	pcireg_t data;
    478  1.1    bouyer 
    479  1.1    bouyer 	switch (reg) {
    480  1.1    bouyer 	case PCI_ID_REG:
    481  1.1    bouyer 	case PCI_SUBSYS_ID_REG:
    482  1.1    bouyer 		data = PCI_ID_CODE(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_CS5536_IDE);
    483  1.1    bouyer 		break;
    484  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    485  1.1    bouyer 		data = glx_get_status();
    486  1.1    bouyer 		data |= PCI_COMMAND_IO_ENABLE;
    487  1.1    bouyer 		msr = rdmsr(GCSC_GLIU_PAE);
    488  1.1    bouyer 		if ((msr & (0x3 << 4)) == 0x03)
    489  1.1    bouyer 			data |= PCI_COMMAND_MASTER_ENABLE;
    490  1.1    bouyer 		break;
    491  1.1    bouyer 	case PCI_CLASS_REG:
    492  1.1    bouyer 		msr = rdmsr(GCSC_IDE_GLD_MSR_CAP);
    493  1.1    bouyer 		data = (PCI_CLASS_MASS_STORAGE << PCI_CLASS_SHIFT) |
    494  1.1    bouyer 		    (PCI_SUBCLASS_MASS_STORAGE_IDE << PCI_SUBCLASS_SHIFT) |
    495  1.1    bouyer 		    (PCIIDE_INTERFACE_BUS_MASTER_DMA << PCI_INTERFACE_SHIFT) |
    496  1.1    bouyer 		    (msr & PCI_REVISION_MASK);
    497  1.1    bouyer 		break;
    498  1.1    bouyer 	case PCI_BHLC_REG:
    499  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    500  1.1    bouyer 		data = (0x00 << PCI_HDRTYPE_SHIFT) |
    501  1.1    bouyer 		    (((msr & 0xff00000000ULL) >> 32) << PCI_LATTIMER_SHIFT) |
    502  1.1    bouyer 		    (0x08 << PCI_CACHELINE_SHIFT);
    503  1.1    bouyer 		break;
    504  1.1    bouyer 	case PCI_MAPREG_START + 0x10:
    505  1.1    bouyer 		data = pciide_bar_value;
    506  1.1    bouyer 		if (data == 0xffffffff)
    507  1.1    bouyer 			data = PCI_MAPREG_IO_ADDR_MASK & ~(pciide_bar_size - 1);
    508  1.1    bouyer 		else {
    509  1.1    bouyer 			msr = rdmsr(GCSC_IDE_IO_BAR);
    510  1.1    bouyer 			data = msr & 0xfffffff0;
    511  1.1    bouyer 		}
    512  1.1    bouyer 		if (data != 0)
    513  1.1    bouyer 			data |= PCI_MAPREG_TYPE_IO;
    514  1.1    bouyer 		break;
    515  1.1    bouyer 	case PCI_INTERRUPT_REG:
    516  1.1    bouyer 		/* compat mode */
    517  1.1    bouyer 		data = (0x40 << PCI_MAX_LAT_SHIFT) |
    518  1.1    bouyer 		    (PCI_INTERRUPT_PIN_NONE << PCI_INTERRUPT_PIN_SHIFT);
    519  1.1    bouyer 		break;
    520  1.1    bouyer 	/*
    521  1.1    bouyer 	 * The following registers are used by pciide(4)
    522  1.1    bouyer 	 */
    523  1.1    bouyer 	case PCIIDE_CHANSTATUS_EN:
    524  1.1    bouyer 		data = rdmsr(GCSC_IDE_CFG);
    525  1.1    bouyer 		break;
    526  1.1    bouyer 	case /* AMD756_DATATIM XXX */ 0x48:
    527  1.1    bouyer 		data = rdmsr(GCSC_IDE_DTC);
    528  1.1    bouyer 		break;
    529  1.1    bouyer 	case /* AMD756_UDMA XXX*/ 0x50:
    530  1.1    bouyer 		data = rdmsr(GCSC_IDE_ETC);
    531  1.1    bouyer 		break;
    532  1.1    bouyer 	default:
    533  1.1    bouyer 		DPRINTF(("unimplemented pciide reg 0x%x\n", reg));
    534  1.1    bouyer 		data = 0;
    535  1.1    bouyer 		break;
    536  1.1    bouyer 	}
    537  1.1    bouyer 
    538  1.1    bouyer 	return data;
    539  1.1    bouyer }
    540  1.1    bouyer 
    541  1.1    bouyer void
    542  1.1    bouyer glx_fn2_write(int reg, pcireg_t data)
    543  1.1    bouyer {
    544  1.1    bouyer 	uint64_t msr;
    545  1.1    bouyer 
    546  1.1    bouyer 	switch (reg) {
    547  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    548  1.1    bouyer 		msr = rdmsr(GCSC_GLIU_PAE);
    549  1.1    bouyer 		if (data & PCI_COMMAND_MASTER_ENABLE)
    550  1.1    bouyer 			msr |= 0x03 << 4;
    551  1.1    bouyer 		else
    552  1.1    bouyer 			msr &= ~(0x03 << 4);
    553  1.1    bouyer 		wrmsr(GCSC_GLIU_PAE, msr);
    554  1.1    bouyer 		break;
    555  1.1    bouyer 	case PCI_BHLC_REG:
    556  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    557  1.1    bouyer 		msr &= 0xff00000000ULL;
    558  1.1    bouyer 		msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
    559  1.1    bouyer 		break;
    560  1.1    bouyer 	case PCI_MAPREG_START + 0x10:
    561  1.1    bouyer 		if (data == 0xffffffff) {
    562  1.1    bouyer 			pciide_bar_value = data;
    563  1.1    bouyer 		} else {
    564  1.1    bouyer 			if ((data & PCI_MAPREG_TYPE_MASK) ==
    565  1.1    bouyer 			    PCI_MAPREG_TYPE_IO) {
    566  1.1    bouyer 				data &= PCI_MAPREG_IO_ADDR_MASK;
    567  1.1    bouyer 				msr = (uint32_t)data & 0xfffffff0;
    568  1.1    bouyer 				wrmsr(GCSC_IDE_IO_BAR, msr);
    569  1.1    bouyer 			} else {
    570  1.1    bouyer 				wrmsr(GCSC_IDE_IO_BAR, 0);
    571  1.1    bouyer 			}
    572  1.1    bouyer 			pciide_bar_value = 0;
    573  1.1    bouyer 		}
    574  1.1    bouyer 		break;
    575  1.1    bouyer 	/*
    576  1.1    bouyer 	 * The following registers are used by pciide(4)
    577  1.1    bouyer 	 */
    578  1.1    bouyer 	case PCIIDE_CHANSTATUS_EN:
    579  1.1    bouyer 		wrmsr(GCSC_IDE_CFG, (uint32_t)data);
    580  1.1    bouyer 		break;
    581  1.1    bouyer 	case /* AMD756_DATATIM XXX */ 0x48:
    582  1.1    bouyer 		wrmsr(GCSC_IDE_DTC, (uint32_t)data);
    583  1.1    bouyer 		break;
    584  1.1    bouyer 	case /* AMD756_UDMA XXX*/ 0x50:
    585  1.1    bouyer 		wrmsr(GCSC_IDE_ETC, (uint32_t)data);
    586  1.1    bouyer 		break;
    587  1.1    bouyer 	default:
    588  1.1    bouyer 		DPRINTF(("unimplemented pciide reg 0x%x\n", reg));
    589  1.1    bouyer 	}
    590  1.1    bouyer }
    591  1.1    bouyer 
    592  1.1    bouyer /*
    593  1.1    bouyer  * Function 3: AC97 Codec
    594  1.1    bouyer  */
    595  1.1    bouyer 
    596  1.1    bouyer static pcireg_t ac97_bar_size = 0x80;
    597  1.1    bouyer static pcireg_t ac97_bar_value;
    598  1.1    bouyer 
    599  1.1    bouyer pcireg_t
    600  1.1    bouyer glx_fn3_read(int reg)
    601  1.1    bouyer {
    602  1.1    bouyer 	uint64_t msr;
    603  1.1    bouyer 	pcireg_t data;
    604  1.1    bouyer 
    605  1.1    bouyer 	switch (reg) {
    606  1.1    bouyer 	case PCI_ID_REG:
    607  1.1    bouyer 	case PCI_SUBSYS_ID_REG:
    608  1.1    bouyer 		data = PCI_ID_CODE(PCI_VENDOR_AMD,
    609  1.1    bouyer 		    PCI_PRODUCT_AMD_CS5536_AUDIO);
    610  1.1    bouyer 		break;
    611  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    612  1.1    bouyer 		data = glx_get_status();
    613  1.1    bouyer 		data |= PCI_COMMAND_IO_ENABLE;
    614  1.1    bouyer 		msr = rdmsr(GCSC_GLIU_PAE);
    615  1.1    bouyer 		if ((msr & (0x3 << 8)) == 0x03)
    616  1.1    bouyer 			data |= PCI_COMMAND_MASTER_ENABLE;
    617  1.1    bouyer 		break;
    618  1.1    bouyer 	case PCI_CLASS_REG:
    619  1.1    bouyer 		msr = rdmsr(GCSC_ACC_GLD_MSR_CAP);
    620  1.1    bouyer 		data = (PCI_CLASS_MULTIMEDIA << PCI_CLASS_SHIFT) |
    621  1.1    bouyer 		    (PCI_SUBCLASS_MULTIMEDIA_AUDIO << PCI_SUBCLASS_SHIFT) |
    622  1.1    bouyer 		    (msr & PCI_REVISION_MASK);
    623  1.1    bouyer 		break;
    624  1.1    bouyer 	case PCI_BHLC_REG:
    625  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    626  1.1    bouyer 		data = (0x00 << PCI_HDRTYPE_SHIFT) |
    627  1.1    bouyer 		    (((msr & 0xff00000000ULL) >> 32) << PCI_LATTIMER_SHIFT) |
    628  1.1    bouyer 		    (0x08 << PCI_CACHELINE_SHIFT);
    629  1.1    bouyer 		break;
    630  1.1    bouyer 	case PCI_MAPREG_START:
    631  1.1    bouyer 		data = ac97_bar_value;
    632  1.1    bouyer 		if (data == 0xffffffff)
    633  1.1    bouyer 			data = PCI_MAPREG_IO_ADDR_MASK & ~(ac97_bar_size - 1);
    634  1.1    bouyer 		else {
    635  1.1    bouyer 			msr = rdmsr(GCSC_GLIU_IOD_BM1);
    636  1.1    bouyer 			data = (msr >> 20) & 0x000fffff;
    637  1.1    bouyer 			data &= (msr & 0x000fffff);
    638  1.1    bouyer 		}
    639  1.1    bouyer 		if (data != 0)
    640  1.1    bouyer 			data |= PCI_MAPREG_TYPE_IO;
    641  1.1    bouyer 		break;
    642  1.1    bouyer 	case PCI_INTERRUPT_REG:
    643  1.1    bouyer 		data = (0x40 << PCI_MAX_LAT_SHIFT) |
    644  1.1    bouyer 		    (PCI_INTERRUPT_PIN_A << PCI_INTERRUPT_PIN_SHIFT);
    645  1.1    bouyer 		break;
    646  1.1    bouyer 	default:
    647  1.1    bouyer 		data = 0;
    648  1.1    bouyer 		break;
    649  1.1    bouyer 	}
    650  1.1    bouyer 
    651  1.1    bouyer 	return data;
    652  1.1    bouyer }
    653  1.1    bouyer 
    654  1.1    bouyer void
    655  1.1    bouyer glx_fn3_write(int reg, pcireg_t data)
    656  1.1    bouyer {
    657  1.1    bouyer 	uint64_t msr;
    658  1.1    bouyer 
    659  1.1    bouyer 	switch (reg) {
    660  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    661  1.1    bouyer 		msr = rdmsr(GCSC_GLIU_PAE);
    662  1.1    bouyer 		if (data & PCI_COMMAND_MASTER_ENABLE)
    663  1.1    bouyer 			msr |= 0x03 << 8;
    664  1.1    bouyer 		else
    665  1.1    bouyer 			msr &= ~(0x03 << 8);
    666  1.1    bouyer 		wrmsr(GCSC_GLIU_PAE, msr);
    667  1.1    bouyer 		break;
    668  1.1    bouyer 	case PCI_BHLC_REG:
    669  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    670  1.1    bouyer 		msr &= 0xff00000000ULL;
    671  1.1    bouyer 		msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
    672  1.1    bouyer 		break;
    673  1.1    bouyer 	case PCI_MAPREG_START:
    674  1.1    bouyer 		if (data == 0xffffffff) {
    675  1.1    bouyer 			ac97_bar_value = data;
    676  1.1    bouyer 		} else {
    677  1.1    bouyer 			if ((data & PCI_MAPREG_TYPE_MASK) ==
    678  1.1    bouyer 			    PCI_MAPREG_TYPE_IO) {
    679  1.1    bouyer 				data &= PCI_MAPREG_IO_ADDR_MASK;
    680  1.1    bouyer 				msr = rdmsr(GCSC_GLIU_IOD_BM1);
    681  1.1    bouyer 				msr &= 0x0fffff0000000000ULL;
    682  1.1    bouyer 				msr |= 5ULL << 61;	/* AC97 */
    683  1.1    bouyer 				msr |= ((uint64_t)data & 0xfffff) << 20;
    684  1.1    bouyer 				msr |= 0x000fffff & ~(ac97_bar_size - 1);
    685  1.1    bouyer 				wrmsr(GCSC_GLIU_IOD_BM1, msr);
    686  1.1    bouyer 			} else {
    687  1.1    bouyer 				wrmsr(GCSC_GLIU_IOD_BM1, 0);
    688  1.1    bouyer 			}
    689  1.1    bouyer 			ac97_bar_value = 0;
    690  1.1    bouyer 		}
    691  1.1    bouyer 		break;
    692  1.1    bouyer 	}
    693  1.1    bouyer }
    694  1.1    bouyer 
    695  1.1    bouyer /*
    696  1.1    bouyer  * Function 4: OHCI Controller
    697  1.1    bouyer  */
    698  1.1    bouyer 
    699  1.1    bouyer static pcireg_t ohci_bar_size = 0x1000;
    700  1.1    bouyer static pcireg_t ohci_bar_value;
    701  1.1    bouyer 
    702  1.1    bouyer pcireg_t
    703  1.1    bouyer glx_fn4_read(int reg)
    704  1.1    bouyer {
    705  1.1    bouyer 	uint64_t msr;
    706  1.1    bouyer 	pcireg_t data;
    707  1.1    bouyer 
    708  1.1    bouyer 	switch (reg) {
    709  1.1    bouyer 	case PCI_ID_REG:
    710  1.1    bouyer 	case PCI_SUBSYS_ID_REG:
    711  1.1    bouyer 		data = PCI_ID_CODE(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_CS5536_OHCI);
    712  1.1    bouyer 		break;
    713  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    714  1.1    bouyer 		data = glx_get_status();
    715  1.1    bouyer 		msr = rdmsr(GCSC_USB_MSR_OHCB);
    716  1.1    bouyer 		if (msr & (1ULL << 34))
    717  1.1    bouyer 			data |= PCI_COMMAND_MASTER_ENABLE;
    718  1.1    bouyer 		if (msr & (1ULL << 33))
    719  1.1    bouyer 			data |= PCI_COMMAND_MEM_ENABLE;
    720  1.1    bouyer 		break;
    721  1.1    bouyer 	case PCI_CLASS_REG:
    722  1.1    bouyer 		msr = rdmsr(GCSC_USB_GLD_MSR_CAP);
    723  1.1    bouyer 		data = (PCI_CLASS_SERIALBUS << PCI_CLASS_SHIFT) |
    724  1.1    bouyer 		    (PCI_SUBCLASS_SERIALBUS_USB << PCI_SUBCLASS_SHIFT) |
    725  1.1    bouyer 		    (PCI_INTERFACE_OHCI << PCI_INTERFACE_SHIFT) |
    726  1.1    bouyer 		    (msr & PCI_REVISION_MASK);
    727  1.1    bouyer 		break;
    728  1.1    bouyer 	case PCI_BHLC_REG:
    729  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    730  1.1    bouyer 		data = (0x00 << PCI_HDRTYPE_SHIFT) |
    731  1.1    bouyer 		    (((msr & 0xff00000000ULL) >> 32) << PCI_LATTIMER_SHIFT) |
    732  1.1    bouyer 		    (0x08 << PCI_CACHELINE_SHIFT);
    733  1.1    bouyer 		break;
    734  1.1    bouyer 	case PCI_MAPREG_START + 0x00:
    735  1.1    bouyer 		data = ohci_bar_value;
    736  1.1    bouyer 		if (data == 0xffffffff)
    737  1.1    bouyer 			data = PCI_MAPREG_MEM_ADDR_MASK & ~(ohci_bar_size - 1);
    738  1.1    bouyer 		else {
    739  1.1    bouyer 			msr = rdmsr(GCSC_USB_MSR_OHCB);
    740  1.1    bouyer 			data = msr & 0xffffff00;
    741  1.1    bouyer 		}
    742  1.1    bouyer 		if (data != 0)
    743  1.1    bouyer 			data |= PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT;
    744  1.1    bouyer 		break;
    745  1.1    bouyer 	case PCI_CAPLISTPTR_REG:
    746  1.1    bouyer 		data = 0x40;
    747  1.1    bouyer 		break;
    748  1.1    bouyer 	case PCI_INTERRUPT_REG:
    749  1.1    bouyer 		data = (0x40 << PCI_MAX_LAT_SHIFT) |
    750  1.1    bouyer 		    (PCI_INTERRUPT_PIN_A << PCI_INTERRUPT_PIN_SHIFT);
    751  1.1    bouyer 		break;
    752  1.1    bouyer 	case 0x40:	/* USB capability pointer */
    753  1.1    bouyer 		data = 0;
    754  1.1    bouyer 		break;
    755  1.1    bouyer 	default:
    756  1.1    bouyer 		data = 0;
    757  1.1    bouyer 		break;
    758  1.1    bouyer 	}
    759  1.1    bouyer 
    760  1.1    bouyer 	return data;
    761  1.1    bouyer }
    762  1.1    bouyer 
    763  1.1    bouyer void
    764  1.1    bouyer glx_fn4_write(int reg, pcireg_t data)
    765  1.1    bouyer {
    766  1.1    bouyer 	uint64_t msr;
    767  1.1    bouyer 
    768  1.1    bouyer 	switch (reg) {
    769  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    770  1.1    bouyer 		msr = rdmsr(GCSC_USB_MSR_OHCB);
    771  1.1    bouyer 		if (data & PCI_COMMAND_MASTER_ENABLE)
    772  1.1    bouyer 			msr |= 1ULL << 34;
    773  1.1    bouyer 		else
    774  1.1    bouyer 			msr &= ~(1ULL << 34);
    775  1.1    bouyer 		if (data & PCI_COMMAND_MEM_ENABLE)
    776  1.1    bouyer 			msr |= 1ULL << 33;
    777  1.1    bouyer 		else
    778  1.1    bouyer 			msr &= ~(1ULL << 33);
    779  1.1    bouyer 		wrmsr(GCSC_USB_MSR_OHCB, msr);
    780  1.1    bouyer 		break;
    781  1.1    bouyer 	case PCI_BHLC_REG:
    782  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    783  1.1    bouyer 		msr &= 0xff00000000ULL;
    784  1.1    bouyer 		msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
    785  1.1    bouyer 		break;
    786  1.1    bouyer 	case PCI_MAPREG_START + 0x00:
    787  1.1    bouyer 		if (data == 0xffffffff) {
    788  1.1    bouyer 			ohci_bar_value = data;
    789  1.1    bouyer 		} else {
    790  1.1    bouyer 			if ((data & PCI_MAPREG_TYPE_MASK) ==
    791  1.1    bouyer 			    PCI_MAPREG_TYPE_MEM) {
    792  1.1    bouyer 				data &= PCI_MAPREG_MEM_ADDR_MASK;
    793  1.1    bouyer 				msr = rdmsr(GCSC_GLIU_P2D_BM3);
    794  1.1    bouyer 				msr &= 0x0fffff0000000000ULL;
    795  1.1    bouyer 				msr |= 2ULL << 61;	/* USB */
    796  1.1    bouyer 				msr |= (((uint64_t)data) >> 12) << 20;
    797  1.1    bouyer 				msr |= 0x000fffff;
    798  1.1    bouyer 				wrmsr(GCSC_GLIU_P2D_BM3, msr);
    799  1.1    bouyer 
    800  1.1    bouyer 				msr = rdmsr(GCSC_USB_MSR_OHCB);
    801  1.1    bouyer 				msr &= ~0xffffff00ULL;
    802  1.1    bouyer 				msr |= data;
    803  1.1    bouyer 			} else {
    804  1.1    bouyer 				msr = rdmsr(GCSC_USB_MSR_OHCB);
    805  1.1    bouyer 				msr &= ~0xffffff00ULL;
    806  1.1    bouyer 			}
    807  1.1    bouyer 			wrmsr(GCSC_USB_MSR_OHCB, msr);
    808  1.1    bouyer 			ohci_bar_value = 0;
    809  1.1    bouyer 		}
    810  1.1    bouyer 		break;
    811  1.1    bouyer 	default:
    812  1.1    bouyer 		break;
    813  1.1    bouyer 	}
    814  1.1    bouyer }
    815  1.1    bouyer 
    816  1.1    bouyer /*
    817  1.1    bouyer  * Function 5: EHCI Controller
    818  1.1    bouyer  */
    819  1.1    bouyer 
    820  1.1    bouyer static pcireg_t ehci_bar_size = 0x1000;
    821  1.1    bouyer static pcireg_t ehci_bar_value;
    822  1.1    bouyer 
    823  1.1    bouyer pcireg_t
    824  1.1    bouyer glx_fn5_read(int reg)
    825  1.1    bouyer {
    826  1.1    bouyer 	uint64_t msr;
    827  1.1    bouyer 	pcireg_t data;
    828  1.1    bouyer 
    829  1.1    bouyer 	switch (reg) {
    830  1.1    bouyer 	case PCI_ID_REG:
    831  1.1    bouyer 	case PCI_SUBSYS_ID_REG:
    832  1.1    bouyer 		data = PCI_ID_CODE(PCI_VENDOR_AMD, PCI_PRODUCT_AMD_CS5536_EHCI);
    833  1.1    bouyer 		break;
    834  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    835  1.1    bouyer 		data = glx_get_status();
    836  1.1    bouyer 		msr = rdmsr(GCSC_USB_MSR_EHCB);
    837  1.1    bouyer 		if (msr & (1ULL << 34))
    838  1.1    bouyer 			data |= PCI_COMMAND_MASTER_ENABLE;
    839  1.1    bouyer 		if (msr & (1ULL << 33))
    840  1.1    bouyer 			data |= PCI_COMMAND_MEM_ENABLE;
    841  1.1    bouyer 		break;
    842  1.1    bouyer 	case PCI_CLASS_REG:
    843  1.1    bouyer 		msr = rdmsr(GCSC_USB_GLD_MSR_CAP);
    844  1.1    bouyer 		data = (PCI_CLASS_SERIALBUS << PCI_CLASS_SHIFT) |
    845  1.1    bouyer 		    (PCI_SUBCLASS_SERIALBUS_USB << PCI_SUBCLASS_SHIFT) |
    846  1.1    bouyer 		    (PCI_INTERFACE_EHCI << PCI_INTERFACE_SHIFT) |
    847  1.1    bouyer 		    (msr & PCI_REVISION_MASK);
    848  1.1    bouyer 		break;
    849  1.1    bouyer 	case PCI_BHLC_REG:
    850  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    851  1.1    bouyer 		data = (0x00 << PCI_HDRTYPE_SHIFT) |
    852  1.1    bouyer 		    (((msr & 0xff00000000ULL) >> 32) << PCI_LATTIMER_SHIFT) |
    853  1.1    bouyer 		    (0x08 << PCI_CACHELINE_SHIFT);
    854  1.1    bouyer 		break;
    855  1.1    bouyer 	case PCI_MAPREG_START + 0x00:
    856  1.1    bouyer 		data = ehci_bar_value;
    857  1.1    bouyer 		if (data == 0xffffffff)
    858  1.1    bouyer 			data = PCI_MAPREG_MEM_ADDR_MASK & ~(ehci_bar_size - 1);
    859  1.1    bouyer 		else {
    860  1.1    bouyer 			msr = rdmsr(GCSC_USB_MSR_EHCB);
    861  1.1    bouyer 			data = msr & 0xffffff00;
    862  1.1    bouyer 		}
    863  1.1    bouyer 		if (data != 0)
    864  1.1    bouyer 			data |= PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT;
    865  1.1    bouyer 		break;
    866  1.1    bouyer 	case PCI_CAPLISTPTR_REG:
    867  1.1    bouyer 		data = 0x40;
    868  1.1    bouyer 		break;
    869  1.1    bouyer 	case PCI_INTERRUPT_REG:
    870  1.1    bouyer 		data = (0x40 << PCI_MAX_LAT_SHIFT) |
    871  1.1    bouyer 		    (PCI_INTERRUPT_PIN_A << PCI_INTERRUPT_PIN_SHIFT);
    872  1.1    bouyer 		break;
    873  1.1    bouyer 	case 0x40:	/* USB capability pointer */
    874  1.1    bouyer 		data = 0;
    875  1.1    bouyer 		break;
    876  1.1    bouyer 	case PCI_USBREV:
    877  1.1    bouyer 		msr = rdmsr(GCSC_USB_MSR_EHCB);
    878  1.1    bouyer 		data = PCI_USBREV_2_0;
    879  1.1    bouyer 		data |= ((msr >> 40) & 0x3f) << 8;	/* PCI_EHCI_FLADJ */
    880  1.1    bouyer 		break;
    881  1.1    bouyer 	default:
    882  1.1    bouyer 		data = 0;
    883  1.1    bouyer 		break;
    884  1.1    bouyer 	}
    885  1.1    bouyer 
    886  1.1    bouyer 	return data;
    887  1.1    bouyer }
    888  1.1    bouyer 
    889  1.1    bouyer void
    890  1.1    bouyer glx_fn5_write(int reg, pcireg_t data)
    891  1.1    bouyer {
    892  1.1    bouyer 	uint64_t msr;
    893  1.1    bouyer 
    894  1.1    bouyer 	switch (reg) {
    895  1.1    bouyer 	case PCI_COMMAND_STATUS_REG:
    896  1.1    bouyer 		msr = rdmsr(GCSC_USB_MSR_EHCB);
    897  1.1    bouyer 		if (data & PCI_COMMAND_MASTER_ENABLE)
    898  1.1    bouyer 			msr |= 1ULL << 34;
    899  1.1    bouyer 		else
    900  1.1    bouyer 			msr &= ~(1ULL << 34);
    901  1.1    bouyer 		if (data & PCI_COMMAND_MEM_ENABLE)
    902  1.1    bouyer 			msr |= 1ULL << 33;
    903  1.1    bouyer 		else
    904  1.1    bouyer 			msr &= ~(1ULL << 33);
    905  1.1    bouyer 		wrmsr(GCSC_USB_MSR_EHCB, msr);
    906  1.1    bouyer 		break;
    907  1.1    bouyer 	case PCI_BHLC_REG:
    908  1.1    bouyer 		msr = rdmsr(GCSC_GLPCI_CTRL);
    909  1.1    bouyer 		msr &= 0xff00000000ULL;
    910  1.1    bouyer 		msr |= ((uint64_t)PCI_LATTIMER(data)) << 32;
    911  1.1    bouyer 		break;
    912  1.1    bouyer 	case PCI_MAPREG_START + 0x00:
    913  1.1    bouyer 		if (data == 0xffffffff) {
    914  1.1    bouyer 			ehci_bar_value = data;
    915  1.1    bouyer 		} else {
    916  1.1    bouyer 			if ((data & PCI_MAPREG_TYPE_MASK) ==
    917  1.1    bouyer 			    PCI_MAPREG_TYPE_MEM) {
    918  1.1    bouyer 				data &= PCI_MAPREG_MEM_ADDR_MASK;
    919  1.1    bouyer 				msr = rdmsr(GCSC_GLIU_P2D_BM4);
    920  1.1    bouyer 				msr &= 0x0fffff0000000000ULL;
    921  1.1    bouyer 				msr |= 2ULL << 61;	/* USB */
    922  1.1    bouyer 				msr |= (((uint64_t)data) >> 12) << 20;
    923  1.1    bouyer 				msr |= 0x000fffff;
    924  1.1    bouyer 				wrmsr(GCSC_GLIU_P2D_BM4, msr);
    925  1.1    bouyer 
    926  1.1    bouyer 				msr = rdmsr(GCSC_USB_MSR_EHCB);
    927  1.1    bouyer 				msr &= ~0xffffff00ULL;
    928  1.1    bouyer 				msr |= data;
    929  1.1    bouyer 			} else {
    930  1.1    bouyer 				msr = rdmsr(GCSC_USB_MSR_EHCB);
    931  1.1    bouyer 				msr &= ~0xffffff00ULL;
    932  1.1    bouyer 			}
    933  1.1    bouyer 			wrmsr(GCSC_USB_MSR_EHCB, msr);
    934  1.1    bouyer 			ehci_bar_value = 0;
    935  1.1    bouyer 		}
    936  1.1    bouyer 		break;
    937  1.1    bouyer 	default:
    938  1.1    bouyer 		break;
    939  1.1    bouyer 	}
    940  1.1    bouyer }
    941