glxreg.h revision 1.1 1 1.1 bouyer /* $OpenBSD: glxreg.h,v 1.1 2010/10/14 21:23:05 pirofti Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2009 Miodrag Vallat.
5 1.1 bouyer *
6 1.1 bouyer * Permission to use, copy, modify, and distribute this software for any
7 1.1 bouyer * purpose with or without fee is hereby granted, provided that the above
8 1.1 bouyer * copyright notice and this permission notice appear in all copies.
9 1.1 bouyer *
10 1.1 bouyer * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 1.1 bouyer * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 1.1 bouyer * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 1.1 bouyer * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 1.1 bouyer * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 1.1 bouyer * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 1.1 bouyer * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
17 1.1 bouyer */
18 1.1 bouyer
19 1.1 bouyer /*
20 1.1 bouyer * AMD 5536 Geode companion chip MSR registers
21 1.1 bouyer */
22 1.1 bouyer
23 1.1 bouyer /*
24 1.1 bouyer * Base addresses of the MSR groups.
25 1.1 bouyer */
26 1.1 bouyer
27 1.1 bouyer #define GCSC_SB_MSR_BASE 0x51000000
28 1.1 bouyer #define GCSC_GLIU_MSR_BASE 0x51010000
29 1.1 bouyer #define GCSC_USB_MSR_BASE 0x51200000
30 1.1 bouyer #define GCSC_IDE_MSR_BASE 0x51300000
31 1.1 bouyer #define GCSC_DIVIL_MSR_BASE 0x51400000
32 1.1 bouyer #define GCSC_ACC_MSR_BASE 0x51500000
33 1.1 bouyer #define GCSC_GLCP_MSR_BASE 0x51700000
34 1.1 bouyer
35 1.1 bouyer /*
36 1.1 bouyer * GeodeLink Interface Unit (GLIU)
37 1.1 bouyer */
38 1.1 bouyer
39 1.1 bouyer #define GCSC_GLIU_GLD_MSR_CAP (GCSC_GLIU_MSR_BASE + 0x00)
40 1.1 bouyer #define GCSC_GLIU_GLD_MSR_CONFIG (GCSC_GLIU_MSR_BASE + 0x01)
41 1.1 bouyer #define GCSC_GLIU_GLD_MSR_SMI (GCSC_GLIU_MSR_BASE + 0x02)
42 1.1 bouyer #define GCSC_GLIU_GLD_MSR_ERROR (GCSC_GLIU_MSR_BASE + 0x03)
43 1.1 bouyer #define GCSC_GLIU_GLD_MSR_PM (GCSC_GLIU_MSR_BASE + 0x04)
44 1.1 bouyer #define GCSC_GLIU_GLD_MSR_DIAG (GCSC_GLIU_MSR_BASE + 0x05)
45 1.1 bouyer
46 1.1 bouyer #define GCSC_GLIU_P2D_BM0 (GCSC_GLIU_MSR_BASE + 0x20)
47 1.1 bouyer #define GCSC_GLIU_P2D_BM1 (GCSC_GLIU_MSR_BASE + 0x21)
48 1.1 bouyer #define GCSC_GLIU_P2D_BM2 (GCSC_GLIU_MSR_BASE + 0x22)
49 1.1 bouyer #define GCSC_GLIU_P2D_BMK0 (GCSC_GLIU_MSR_BASE + 0x23)
50 1.1 bouyer #define GCSC_GLIU_P2D_BMK1 (GCSC_GLIU_MSR_BASE + 0x24)
51 1.1 bouyer #define GCSC_GLIU_P2D_BM3 (GCSC_GLIU_MSR_BASE + 0x25)
52 1.1 bouyer #define GCSC_GLIU_P2D_BM4 (GCSC_GLIU_MSR_BASE + 0x26)
53 1.1 bouyer
54 1.1 bouyer #define GCSC_GLIU_COH (GCSC_GLIU_MSR_BASE + 0x80)
55 1.1 bouyer #define GCSC_GLIU_PAE (GCSC_GLIU_MSR_BASE + 0x81)
56 1.1 bouyer #define GCSC_GLIU_ARB (GCSC_GLIU_MSR_BASE + 0x82)
57 1.1 bouyer #define GCSC_GLIU_ASMI (GCSC_GLIU_MSR_BASE + 0x83)
58 1.1 bouyer #define GCSC_GLIU_AERR (GCSC_GLIU_MSR_BASE + 0x84)
59 1.1 bouyer #define GCSC_GLIU_DEBUG (GCSC_GLIU_MSR_BASE + 0x85)
60 1.1 bouyer #define GCSC_GLIU_PHY_CAP (GCSC_GLIU_MSR_BASE + 0x86)
61 1.1 bouyer #define GCSC_GLIU_NOUT_RESP (GCSC_GLIU_MSR_BASE + 0x87)
62 1.1 bouyer #define GCSC_GLIU_NOUT_WDATA (GCSC_GLIU_MSR_BASE + 0x88)
63 1.1 bouyer #define GCSC_GLIU_WHOAMI (GCSC_GLIU_MSR_BASE + 0x8b)
64 1.1 bouyer #define GCSC_GLIU_SLV_DIS (GCSC_GLIU_MSR_BASE + 0x8c)
65 1.1 bouyer #define GCSC_GLIU_STATISTIC_CNT0 (GCSC_GLIU_MSR_BASE + 0xa0)
66 1.1 bouyer #define GCSC_GLIU_STATISTIC_MASK0 (GCSC_GLIU_MSR_BASE + 0xa1)
67 1.1 bouyer #define GCSC_GLIU_STATISTIC_ACTION0 (GCSC_GLIU_MSR_BASE + 0xa2)
68 1.1 bouyer #define GCSC_GLIU_STATISTIC_CNT1 (GCSC_GLIU_MSR_BASE + 0xa4)
69 1.1 bouyer #define GCSC_GLIU_STATISTIC_MASK1 (GCSC_GLIU_MSR_BASE + 0xa5)
70 1.1 bouyer #define GCSC_GLIU_STATISTIC_ACTION1 (GCSC_GLIU_MSR_BASE + 0xa6)
71 1.1 bouyer #define GCSC_GLIU_STATISTIC_CNT2 (GCSC_GLIU_MSR_BASE + 0xa8)
72 1.1 bouyer #define GCSC_GLIU_STATISTIC_MASK2 (GCSC_GLIU_MSR_BASE + 0xa9)
73 1.1 bouyer #define GCSC_GLIU_STATISTIC_ACTION2 (GCSC_GLIU_MSR_BASE + 0xaa)
74 1.1 bouyer #define GCSC_GLIU_RQ_COMP_VAL (GCSC_GLIU_MSR_BASE + 0xc0)
75 1.1 bouyer #define GCSC_GLIU_RQ_COMP_MASK (GCSC_GLIU_MSR_BASE + 0xc1)
76 1.1 bouyer #define GCSC_GLIU_DA_COMP_VAL_LO (GCSC_GLIU_MSR_BASE + 0xd0)
77 1.1 bouyer #define GCSC_GLIU_DA_COMP_VAL_HI (GCSC_GLIU_MSR_BASE + 0xd1)
78 1.1 bouyer #define GCSC_GLIU_DA_COMP_MASK_LO (GCSC_GLIU_MSR_BASE + 0xd2)
79 1.1 bouyer #define GCSC_GLIU_DA_COMP_MASK_HI (GCSC_GLIU_MSR_BASE + 0xd3)
80 1.1 bouyer
81 1.1 bouyer #define GCSC_GLIU_IOD_BM0 (GCSC_GLIU_MSR_BASE + 0xe0)
82 1.1 bouyer #define GCSC_GLIU_IOD_BM1 (GCSC_GLIU_MSR_BASE + 0xe1)
83 1.1 bouyer #define GCSC_GLIU_IOD_BM2 (GCSC_GLIU_MSR_BASE + 0xe2)
84 1.1 bouyer #define GCSC_GLIU_IOD_BM3 (GCSC_GLIU_MSR_BASE + 0xe3)
85 1.1 bouyer #define GCSC_GLIU_IOD_BM4 (GCSC_GLIU_MSR_BASE + 0xe4)
86 1.1 bouyer #define GCSC_GLIU_IOD_BM5 (GCSC_GLIU_MSR_BASE + 0xe5)
87 1.1 bouyer #define GCSC_GLIU_IOD_BM6 (GCSC_GLIU_MSR_BASE + 0xe6)
88 1.1 bouyer #define GCSC_GLIU_IOD_BM7 (GCSC_GLIU_MSR_BASE + 0xe7)
89 1.1 bouyer #define GCSC_GLIU_IOD_BM8 (GCSC_GLIU_MSR_BASE + 0xe8)
90 1.1 bouyer #define GCSC_GLIU_IOD_BM9 (GCSC_GLIU_MSR_BASE + 0xe9)
91 1.1 bouyer #define GCSC_GLIU_IOD_SC0 (GCSC_GLIU_MSR_BASE + 0xea)
92 1.1 bouyer #define GCSC_GLIU_IOD_SC1 (GCSC_GLIU_MSR_BASE + 0xeb)
93 1.1 bouyer #define GCSC_GLIU_IOD_SC2 (GCSC_GLIU_MSR_BASE + 0xec)
94 1.1 bouyer #define GCSC_GLIU_IOD_SC3 (GCSC_GLIU_MSR_BASE + 0xed)
95 1.1 bouyer #define GCSC_GLIU_IOD_SC4 (GCSC_GLIU_MSR_BASE + 0xee)
96 1.1 bouyer #define GCSC_GLIU_IOD_SC5 (GCSC_GLIU_MSR_BASE + 0xef)
97 1.1 bouyer #define GCSC_GLIU_IOD_SC6 (GCSC_GLIU_MSR_BASE + 0xf0)
98 1.1 bouyer #define GCSC_GLIU_IOD_SC7 (GCSC_GLIU_MSR_BASE + 0xf1)
99 1.1 bouyer
100 1.1 bouyer /*
101 1.1 bouyer * GeodeLink PCI South Bridge (SB)
102 1.1 bouyer */
103 1.1 bouyer
104 1.1 bouyer #define GCSC_GLPCI_GLD_MSR_CAP (GCSC_SB_MSR_BASE + 0x00)
105 1.1 bouyer #define GCSC_GLPCI_GLD_MSR_CONFIG (GCSC_SB_MSR_BASE + 0x01)
106 1.1 bouyer #define GCSC_GLPCI_GLD_MSR_SMI (GCSC_SB_MSR_BASE + 0x02)
107 1.1 bouyer #define GCSC_GLPCI_GLD_MSR_ERROR (GCSC_SB_MSR_BASE + 0x03)
108 1.1 bouyer #define GCSC_GLPCI_GLD_MSR_PM (GCSC_SB_MSR_BASE + 0x04)
109 1.1 bouyer #define GCSC_GLPCI_GLD_MSR_DIAG (GCSC_SB_MSR_BASE + 0x05)
110 1.1 bouyer
111 1.1 bouyer #define GCSC_GLPCI_CTRL (GCSC_SB_MSR_BASE + 0x10)
112 1.1 bouyer #define GCSC_GLPCI_R0 (GCSC_SB_MSR_BASE + 0x20)
113 1.1 bouyer #define GCSC_GLPCI_R1 (GCSC_SB_MSR_BASE + 0x21)
114 1.1 bouyer #define GCSC_GLPCI_R2 (GCSC_SB_MSR_BASE + 0x22)
115 1.1 bouyer #define GCSC_GLPCI_R3 (GCSC_SB_MSR_BASE + 0x23)
116 1.1 bouyer #define GCSC_GLPCI_R4 (GCSC_SB_MSR_BASE + 0x24)
117 1.1 bouyer #define GCSC_GLPCI_R5 (GCSC_SB_MSR_BASE + 0x25)
118 1.1 bouyer #define GCSC_GLPCI_R6 (GCSC_SB_MSR_BASE + 0x26)
119 1.1 bouyer #define GCSC_GLPCI_R7 (GCSC_SB_MSR_BASE + 0x27)
120 1.1 bouyer #define GCSC_GLPCI_R8 (GCSC_SB_MSR_BASE + 0x28)
121 1.1 bouyer #define GCSC_GLPCI_R9 (GCSC_SB_MSR_BASE + 0x29)
122 1.1 bouyer #define GCSC_GLPCI_R10 (GCSC_SB_MSR_BASE + 0x2a)
123 1.1 bouyer #define GCSC_GLPCI_R11 (GCSC_SB_MSR_BASE + 0x2b)
124 1.1 bouyer #define GCSC_GLPCI_R12 (GCSC_SB_MSR_BASE + 0x2c)
125 1.1 bouyer #define GCSC_GLPCI_R13 (GCSC_SB_MSR_BASE + 0x2d)
126 1.1 bouyer #define GCSC_GLPCI_R14 (GCSC_SB_MSR_BASE + 0x2e)
127 1.1 bouyer #define GCSC_GLPCI_R15 (GCSC_SB_MSR_BASE + 0x2f)
128 1.1 bouyer #define GCSC_GLPCI_PCIHEAD_BYTE0_3 (GCSC_SB_MSR_BASE + 0x30)
129 1.1 bouyer #define GCSC_GLPCI_PCIHEAD_BYTE4_7 (GCSC_SB_MSR_BASE + 0x31)
130 1.1 bouyer #define GCSC_GLPCI_PCIHEAD_BYTE8_B (GCSC_SB_MSR_BASE + 0x32)
131 1.1 bouyer #define GCSC_GLPCI_PCIHEAD_BYTEC_F (GCSC_SB_MSR_BASE + 0x33)
132 1.1 bouyer
133 1.1 bouyer /*
134 1.1 bouyer * AC97 Audio Codec Controller (ACC)
135 1.1 bouyer */
136 1.1 bouyer
137 1.1 bouyer #define GCSC_ACC_GLD_MSR_CAP (GCSC_ACC_MSR_BASE + 0x00)
138 1.1 bouyer #define GCSC_ACC_GLD_MSR_CONFIG (GCSC_ACC_MSR_BASE + 0x01)
139 1.1 bouyer #define GCSC_ACC_GLD_MSR_SMI (GCSC_ACC_MSR_BASE + 0x02)
140 1.1 bouyer #define GCSC_ACC_GLD_MSR_ERROR (GCSC_ACC_MSR_BASE + 0x03)
141 1.1 bouyer #define GCSC_ACC_GLD_MSR_PM (GCSC_ACC_MSR_BASE + 0x04)
142 1.1 bouyer #define GCSC_ACC_GLD_MSR_DIAG (GCSC_ACC_MSR_BASE + 0x05)
143 1.1 bouyer
144 1.1 bouyer /*
145 1.1 bouyer * USB Controller Registers (USB)
146 1.1 bouyer */
147 1.1 bouyer
148 1.1 bouyer #define GCSC_USB_GLD_MSR_CAP (GCSC_USB_MSR_BASE + 0x00)
149 1.1 bouyer #define GCSC_USB_GLD_MSR_CONFIG (GCSC_USB_MSR_BASE + 0x01)
150 1.1 bouyer #define GCSC_USB_GLD_MSR_SMI (GCSC_USB_MSR_BASE + 0x02)
151 1.1 bouyer #define GCSC_USB_GLD_MSR_ERROR (GCSC_USB_MSR_BASE + 0x03)
152 1.1 bouyer #define GCSC_USB_GLD_MSR_PM (GCSC_USB_MSR_BASE + 0x04)
153 1.1 bouyer #define GCSC_USB_GLD_MSR_DIAG (GCSC_USB_MSR_BASE + 0x05)
154 1.1 bouyer
155 1.1 bouyer #define GCSC_USB_MSR_OHCB (GCSC_USB_MSR_BASE + 0x08)
156 1.1 bouyer #define GCSC_USB_MSR_EHCB (GCSC_USB_MSR_BASE + 0x09)
157 1.1 bouyer #define GCSC_USB_MSR_UDCB (GCSC_USB_MSR_BASE + 0x0a)
158 1.1 bouyer #define GCSC_USB_MSR_UOCB (GCSC_USB_MSR_BASE + 0x0b)
159 1.1 bouyer
160 1.1 bouyer /*
161 1.1 bouyer * IDE Controller Registers (IDE)
162 1.1 bouyer */
163 1.1 bouyer
164 1.1 bouyer #define GCSC_IDE_GLD_MSR_CAP (GCSC_IDE_MSR_BASE + 0x00)
165 1.1 bouyer #define GCSC_IDE_GLD_MSR_CONFIG (GCSC_IDE_MSR_BASE + 0x01)
166 1.1 bouyer #define GCSC_IDE_GLD_MSR_SMI (GCSC_IDE_MSR_BASE + 0x02)
167 1.1 bouyer #define GCSC_IDE_GLD_MSR_ERROR (GCSC_IDE_MSR_BASE + 0x03)
168 1.1 bouyer #define GCSC_IDE_GLD_MSR_PM (GCSC_IDE_MSR_BASE + 0x04)
169 1.1 bouyer #define GCSC_IDE_GLD_MSR_DIAG (GCSC_IDE_MSR_BASE + 0x05)
170 1.1 bouyer
171 1.1 bouyer #define GCSC_IDE_IO_BAR (GCSC_IDE_MSR_BASE + 0x08)
172 1.1 bouyer #define GCSC_IDE_CFG (GCSC_IDE_MSR_BASE + 0x10)
173 1.1 bouyer #define GCSC_IDE_DTC (GCSC_IDE_MSR_BASE + 0x12)
174 1.1 bouyer #define GCSC_IDE_CAST (GCSC_IDE_MSR_BASE + 0x13)
175 1.1 bouyer #define GCSC_IDE_ETC (GCSC_IDE_MSR_BASE + 0x14)
176 1.1 bouyer #define GCSC_IDE_PM (GCSC_IDE_MSR_BASE + 0x15)
177 1.1 bouyer
178 1.1 bouyer /*
179 1.1 bouyer * Diverse Integration Logic (DIVIL)
180 1.1 bouyer */
181 1.1 bouyer
182 1.1 bouyer #define GCSC_DIVIL_GLD_MSR_CAP (GCSC_DIVIL_MSR_BASE + 0x00)
183 1.1 bouyer #define GCSC_DIVIL_GLD_MSR_CONFIG (GCSC_DIVIL_MSR_BASE + 0x01)
184 1.1 bouyer #define GCSC_DIVIL_GLD_MSR_SMI (GCSC_DIVIL_MSR_BASE + 0x02)
185 1.1 bouyer #define GCSC_DIVIL_GLD_MSR_ERROR (GCSC_DIVIL_MSR_BASE + 0x03)
186 1.1 bouyer #define GCSC_DIVIL_GLD_MSR_PM (GCSC_DIVIL_MSR_BASE + 0x04)
187 1.1 bouyer #define GCSC_DIVIL_GLD_MSR_DIAG (GCSC_DIVIL_MSR_BASE + 0x05)
188 1.1 bouyer
189 1.1 bouyer #define GCSC_DIVIL_LBAR_IRQ (GCSC_DIVIL_MSR_BASE + 0x08)
190 1.1 bouyer #define GCSC_DIVIL_LBAR_KEL (GCSC_DIVIL_MSR_BASE + 0x09)
191 1.1 bouyer #define GCSC_DIVIL_LBAR_SMB (GCSC_DIVIL_MSR_BASE + 0x0b)
192 1.1 bouyer #define GCSC_DIVIL_LBAR_GPIO (GCSC_DIVIL_MSR_BASE + 0x0c)
193 1.1 bouyer #define GCSC_DIVIL_LBAR_MFGPT (GCSC_DIVIL_MSR_BASE + 0x0d)
194 1.1 bouyer #define GCSC_DIVIL_LBAR_ACPI (GCSC_DIVIL_MSR_BASE + 0x0e)
195 1.1 bouyer #define GCSC_DIVIL_LBAR_PMS (GCSC_DIVIL_MSR_BASE + 0x0f)
196 1.1 bouyer #define GCSC_DIVIL_LBAR_FLSH0 (GCSC_DIVIL_MSR_BASE + 0x10)
197 1.1 bouyer #define GCSC_DIVIL_LBAR_FLSH1 (GCSC_DIVIL_MSR_BASE + 0x11)
198 1.1 bouyer #define GCSC_DIVIL_LBAR_FLSH2 (GCSC_DIVIL_MSR_BASE + 0x12)
199 1.1 bouyer #define GCSC_DIVIL_LBAR_FLSH3 (GCSC_DIVIL_MSR_BASE + 0x13)
200 1.1 bouyer #define GCSC_DIVIL_LEG_IO (GCSC_DIVIL_MSR_BASE + 0x14)
201 1.1 bouyer #define GCSC_DIVIL_BALL_OPTS (GCSC_DIVIL_MSR_BASE + 0x15)
202 1.1 bouyer #define GCSC_DIVIL_SOFT_IRQ (GCSC_DIVIL_MSR_BASE + 0x16)
203 1.1 bouyer #define GCSC_DIVIL_SOFT_RESET (GCSC_DIVIL_MSR_BASE + 0x17)
204 1.1 bouyer #define GCSC_NORF_CTL (GCSC_DIVIL_MSR_BASE + 0x18)
205 1.1 bouyer #define GCSC_NORF_T01 (GCSC_DIVIL_MSR_BASE + 0x19)
206 1.1 bouyer #define GCSC_NORF_T23 (GCSC_DIVIL_MSR_BASE + 0x1a)
207 1.1 bouyer #define GCSC_NANDF_DATA (GCSC_DIVIL_MSR_BASE + 0x1b)
208 1.1 bouyer #define GCSC_NANDF_CTL (GCSC_DIVIL_MSR_BASE + 0x1c)
209 1.1 bouyer #define GCSC_NANDF_RSVD (GCSC_DIVIL_MSR_BASE + 0x1d)
210 1.1 bouyer #define GCSC_DIVIL_AC_DMA (GCSC_DIVIL_MSR_BASE + 0x1e)
211 1.1 bouyer #define GCSC_KELX_CTL (GCSC_DIVIL_MSR_BASE + 0x1f)
212 1.1 bouyer #define GCSC_PIC_YSEL_LOW (GCSC_DIVIL_MSR_BASE + 0x20)
213 1.1 bouyer #define GCSC_PIC_YSEL_HIGH (GCSC_DIVIL_MSR_BASE + 0x21)
214 1.1 bouyer #define GCSC_PIC_ZSEL_LOW (GCSC_DIVIL_MSR_BASE + 0x22)
215 1.1 bouyer #define GCSC_PIC_ZSEL_HIGH (GCSC_DIVIL_MSR_BASE + 0x23)
216 1.1 bouyer #define GCSC_PIC_IRQM_PRIM (GCSC_DIVIL_MSR_BASE + 0x24)
217 1.1 bouyer #define GCSC_PIC_IRQM_LPC (GCSC_DIVIL_MSR_BASE + 0x25)
218 1.1 bouyer #define GCSC_PIC_XIRR_STS_LOW (GCSC_DIVIL_MSR_BASE + 0x26)
219 1.1 bouyer #define GCSC_PIC_XIRR_STS_HIGH (GCSC_DIVIL_MSR_BASE + 0x27)
220 1.1 bouyer #define GCSC_MFGPT_IRQ (GCSC_DIVIL_MSR_BASE + 0x28)
221 1.1 bouyer #define GCSC_MFGPT_NR (GCSC_DIVIL_MSR_BASE + 0x29)
222 1.1 bouyer #define GCSC_MFGPT_RSVD (GCSC_DIVIL_MSR_BASE + 0x2a)
223 1.1 bouyer #define GCSC_MFGPT_SETUP (GCSC_DIVIL_MSR_BASE + 0x2b)
224 1.1 bouyer #define GCSC_FLPY_3F2_SHDW (GCSC_DIVIL_MSR_BASE + 0x30)
225 1.1 bouyer #define GCSC_FLPY_3F7_SHDW (GCSC_DIVIL_MSR_BASE + 0x31)
226 1.1 bouyer #define GCSC_FLPY_372_SHDW (GCSC_DIVIL_MSR_BASE + 0x32)
227 1.1 bouyer #define GCSC_FLPY_377_SHDW (GCSC_DIVIL_MSR_BASE + 0x33)
228 1.1 bouyer #define GCSC_PIC_SHDW (GCSC_DIVIL_MSR_BASE + 0x34)
229 1.1 bouyer #define GCSC_PIT_SHDW (GCSC_DIVIL_MSR_BASE + 0x36)
230 1.1 bouyer #define GCSC_PIT_CNTRL (GCSC_DIVIL_MSR_BASE + 0x37)
231 1.1 bouyer #define GCSC_UART1_MOD (GCSC_DIVIL_MSR_BASE + 0x38)
232 1.1 bouyer #define GCSC_UART1_DONG (GCSC_DIVIL_MSR_BASE + 0x39)
233 1.1 bouyer #define GCSC_UART1_CONF (GCSC_DIVIL_MSR_BASE + 0x3a)
234 1.1 bouyer #define GCSC_UART1_RSVD_MSR (GCSC_DIVIL_MSR_BASE + 0x3b)
235 1.1 bouyer #define GCSC_UART2_MOD (GCSC_DIVIL_MSR_BASE + 0x3c)
236 1.1 bouyer #define GCSC_UART2_DONG (GCSC_DIVIL_MSR_BASE + 0x3d)
237 1.1 bouyer #define GCSC_UART2_CONF (GCSC_DIVIL_MSR_BASE + 0x3e)
238 1.1 bouyer #define GCSC_UART2_RSVD_MSR (GCSC_DIVIL_MSR_BASE + 0x3f)
239 1.1 bouyer #define GCSC_DMA_MAP (GCSC_DIVIL_MSR_BASE + 0x40)
240 1.1 bouyer #define GCSC_DMA_SHDW_CH0 (GCSC_DIVIL_MSR_BASE + 0x41)
241 1.1 bouyer #define GCSC_DMA_SHDW_CH1 (GCSC_DIVIL_MSR_BASE + 0x42)
242 1.1 bouyer #define GCSC_DMA_SHDW_CH2 (GCSC_DIVIL_MSR_BASE + 0x43)
243 1.1 bouyer #define GCSC_DMA_SHDW_CH3 (GCSC_DIVIL_MSR_BASE + 0x44)
244 1.1 bouyer #define GCSC_DMA_SHDW_CH4 (GCSC_DIVIL_MSR_BASE + 0x45)
245 1.1 bouyer #define GCSC_DMA_SHDW_CH5 (GCSC_DIVIL_MSR_BASE + 0x46)
246 1.1 bouyer #define GCSC_DMA_SHDW_CH6 (GCSC_DIVIL_MSR_BASE + 0x47)
247 1.1 bouyer #define GCSC_DMA_SHDW_CH7 (GCSC_DIVIL_MSR_BASE + 0x48)
248 1.1 bouyer #define GCSC_DMA_MSK_SHDW (GCSC_DIVIL_MSR_BASE + 0x49)
249 1.1 bouyer #define GCSC_LPC_EADDR (GCSC_DIVIL_MSR_BASE + 0x4c)
250 1.1 bouyer #define GCSC_LPC_ESTAT (GCSC_DIVIL_MSR_BASE + 0x4d)
251 1.1 bouyer #define GCSC_LPC_SIRQ (GCSC_DIVIL_MSR_BASE + 0x4e)
252 1.1 bouyer #define GCSC_LPC_RSVD (GCSC_DIVIL_MSR_BASE + 0x4f)
253 1.1 bouyer #define GCSC_PMC_LTMR (GCSC_DIVIL_MSR_BASE + 0x50)
254 1.1 bouyer #define GCSC_PMC_RSVD (GCSC_DIVIL_MSR_BASE + 0x51)
255 1.1 bouyer #define GCSC_RTC_RAM_LOCK (GCSC_DIVIL_MSR_BASE + 0x54)
256 1.1 bouyer #define GCSC_RTC_DOMA_OFFSET (GCSC_DIVIL_MSR_BASE + 0x55)
257 1.1 bouyer #define GCSC_RTC_MONA_OFFSET (GCSC_DIVIL_MSR_BASE + 0x56)
258 1.1 bouyer #define GCSC_RTC_CEN_OFFSET (GCSC_DIVIL_MSR_BASE + 0x57)
259 1.1 bouyer
260 1.1 bouyer /*
261 1.1 bouyer * GeodeLink Control Processor (GLCP)
262 1.1 bouyer */
263 1.1 bouyer
264 1.1 bouyer #define GCSC_GLCP_GLD_MSR_CAP (GCSC_GLCP_MSR_BASE + 0x00)
265 1.1 bouyer #define GCSC_GLCP_GLD_MSR_CONFIG (GCSC_GLCP_MSR_BASE + 0x01)
266 1.1 bouyer #define GCSC_GLCP_GLD_MSR_SMI (GCSC_GLCP_MSR_BASE + 0x02)
267 1.1 bouyer #define GCSC_GLCP_GLD_MSR_ERROR (GCSC_GLCP_MSR_BASE + 0x03)
268 1.1 bouyer #define GCSC_GLCP_GLD_MSR_PM (GCSC_GLCP_MSR_BASE + 0x04)
269 1.1 bouyer #define GCSC_GLCP_GLD_MSR_DIAG (GCSC_GLCP_MSR_BASE + 0x05)
270 1.1 bouyer
271 1.1 bouyer #define GCSC_GLCP_CLK_DIS_DELAY (GCSC_GLCP_MSR_BASE + 0x08)
272 1.1 bouyer #define GCSC_GLCP_PMCLKDISABLE (GCSC_GLCP_MSR_BASE + 0x09)
273 1.1 bouyer #define GCSC_GLCP_GLB_PM (GCSC_GLCP_MSR_BASE + 0x0b)
274 1.1 bouyer #define GCSC_GLCP_DBGOUT (GCSC_GLCP_MSR_BASE + 0x0c)
275 1.1 bouyer #define GCSC_GLCP_DOWSER (GCSC_GLCP_MSR_BASE + 0x0e)
276 1.1 bouyer #define GCSC_GLCP_CLKOFF (GCSC_GLCP_MSR_BASE + 0x10)
277 1.1 bouyer #define GCSC_GLCP_CLKACTIVE (GCSC_GLCP_MSR_BASE + 0x11)
278 1.1 bouyer #define GCSC_GLCP_CLKDISABLE (GCSC_GLCP_MSR_BASE + 0x12)
279 1.1 bouyer #define GCSC_GLCP_CLK4ACK (GCSC_GLCP_MSR_BASE + 0x13)
280 1.1 bouyer #define GCSC_GLCP_SYS_RST (GCSC_GLCP_MSR_BASE + 0x14)
281 1.1 bouyer #define GCSC_GLCP_DBGCLKCTRL (GCSC_GLCP_MSR_BASE + 0x16)
282 1.1 bouyer #define GCSC_GLCP_CHIP_REV_ID (GCSC_GLCP_MSR_BASE + 0x17)
283 1.1 bouyer
284 1.1 bouyer /*
285 1.1 bouyer * GPIO registers
286 1.1 bouyer */
287 1.1 bouyer
288 1.1 bouyer #define GCSC_GPIOL_OUT_VAL 0x0000
289 1.1 bouyer #define GCSC_GPIOL_OUT_EN 0x0004
290 1.1 bouyer #define GCSC_GPIOL_OUT_OD_EN 0x0008
291 1.1 bouyer #define GCSC_GPIOL_OUT_INVRT_EN 0x000c
292 1.1 bouyer #define GCSC_GPIOL_OUT_AUX1_SEL 0x0010
293 1.1 bouyer #define GCSC_GPIOL_OUT_AUX2_SEL 0x0014
294 1.1 bouyer #define GCSC_GPIOL_PU_EN 0x0018
295 1.1 bouyer #define GCSC_GPIOL_PD_EN 0x001c
296 1.1 bouyer #define GCSC_GPIOL_IN_EN 0x0020
297 1.1 bouyer #define GCSC_GPIOL_IN_INV_EN 0x0024
298 1.1 bouyer #define GCSC_GPIOL_IN_FLTR_EN 0x0028
299 1.1 bouyer #define GCSC_GPIOL_IN_EVNTCNT_EN 0x002c
300 1.1 bouyer #define GCSC_GPIOL_READ_BACK 0x0030
301 1.1 bouyer #define GCSC_GPIOL_IN_AUX1_SEL 0x0034
302 1.1 bouyer #define GCSC_GPIOL_EVNT_EN 0x0038
303 1.1 bouyer #define GCSC_GPIOL_LOCK_EN 0x003c
304 1.1 bouyer #define GCSC_GPIOL_POSEDGE_EN 0x0040
305 1.1 bouyer #define GCSC_GPIOL_NEGEDGE_EN 0x0044
306 1.1 bouyer #define GCSC_GPIOL_POSEDGE_STS 0x0048
307 1.1 bouyer #define GCSC_GPIOL_NEGEDGE_STS 0x004c
308 1.1 bouyer #define GCSC_GPIO_FLTR0_AMNT 0x0050
309 1.1 bouyer #define GCSC_GPIO_FLTR0_CNT 0x0052
310 1.1 bouyer #define GCSC_GPIO_EVNTCNT0 0x0054
311 1.1 bouyer #define GCSC_GPIO_EVNTCNT0_COMP 0x0056
312 1.1 bouyer #define GCSC_GPIO_FLTR1_AMNT 0x0058
313 1.1 bouyer #define GCSC_GPIO_FLTR1_CNT 0x005a
314 1.1 bouyer #define GCSC_GPIO_EVNTCNT1 0x005c
315 1.1 bouyer #define GCSC_GPIO_EVNTCNT1_COMP 0x005e
316 1.1 bouyer #define GCSC_GPIO_FLTR2_AMNT 0x0060
317 1.1 bouyer #define GCSC_GPIO_FLTR2_CNT 0x0062
318 1.1 bouyer #define GCSC_GPIO_EVNTCNT2 0x0064
319 1.1 bouyer #define GCSC_GPIO_EVNTCNT2_COMP 0x0066
320 1.1 bouyer #define GCSC_GPIO_FLTR3_AMNT 0x0068
321 1.1 bouyer #define GCSC_GPIO_FLTR3_CNT 0x006a
322 1.1 bouyer #define GCSC_GPIO_EVNTCNT3 0x006c
323 1.1 bouyer #define GCSC_GPIO_EVNTCNT3_COMP 0x006e
324 1.1 bouyer #define GCSC_GPIO_FLTR4_AMNT 0x0070
325 1.1 bouyer #define GCSC_GPIO_FLTR4_CNT 0x0072
326 1.1 bouyer #define GCSC_GPIO_EVNTCNT4 0x0074
327 1.1 bouyer #define GCSC_GCSC_GPIO_EVNTCNT4_COMP 0x0076
328 1.1 bouyer #define GCSC_GPIO_FLTR5_AMNT 0x0078
329 1.1 bouyer #define GCSC_GPIO_FLTR5_CNT 0x007a
330 1.1 bouyer #define GCSC_GPIO_EVNTCNT5 0x007c
331 1.1 bouyer #define GCSC_GPIO_EVNTCNT5_COMP 0x007e
332 1.1 bouyer #define GCSC_GPIOH_OUT_VAL 0x0080
333 1.1 bouyer #define GCSC_GPIOH_OUT_EN 0x0084
334 1.1 bouyer #define GCSC_GPIOH_OUT_OD_EN 0x0088
335 1.1 bouyer #define GCSC_GPIOH_OUT_INVRT_EN 0x008c
336 1.1 bouyer #define GCSC_GPIOH_OUT_AUX1_SEL 0x0090
337 1.1 bouyer #define GCSC_GPIOH_OUT_AUX2_SEL 0x0094
338 1.1 bouyer #define GCSC_GPIOH_PU_EN 0x0098
339 1.1 bouyer #define GCSC_GPIOH_PD_EN 0x009c
340 1.1 bouyer #define GCSC_GPIOH_IN_EN 0x00a0
341 1.1 bouyer #define GCSC_GPIOH_IN_INV_EN 0x00a4
342 1.1 bouyer #define GCSC_GPIOH_IN_FLTR_EN 0x00a8
343 1.1 bouyer #define GCSC_GPIOH_IN_EVNTCNT_E 0x00ac
344 1.1 bouyer #define GCSC_GPIOH_READ_BACK 0x00b0
345 1.1 bouyer #define GCSC_GPIOH_IN_AUX1_SEL 0x00b4
346 1.1 bouyer #define GCSC_GPIOH_EVNT_EN 0x00b8
347 1.1 bouyer #define GCSC_GPIOH_LOCK_EN 0x00bc
348 1.1 bouyer #define GCSC_GPIOH_POSEDGE_EN 0x00c0
349 1.1 bouyer #define GCSC_GPIOH_NEGEDGE_EN 0x00c4
350 1.1 bouyer #define GCSC_GPIOH_POSEDGE_STS 0x00c8
351 1.1 bouyer #define GCSC_GPIOH_NEGEDGE_STS 0x00cc
352 1.1 bouyer #define GCSC_GPIO_FLTR6_AMNT 0x00d0
353 1.1 bouyer #define GCSC_GPIO_FLTR6_CNT 0x00d2
354 1.1 bouyer #define GCSC_GPIO_EVNTCNT6 0x00d4
355 1.1 bouyer #define GCSC_GPIO_EVNTCNT6_COMP 0x00d6
356 1.1 bouyer #define GCSC_GPIO_FLTR7_AMNT 0x00d8
357 1.1 bouyer #define GCSC_GPIO_FLTR7_CNT 0x00da
358 1.1 bouyer #define GCSC_GPIO_EVNTCNT7 0x00dc
359 1.1 bouyer #define GCSC_GPIO_EVNTCNT7_COMP 0x00de
360 1.1 bouyer #define GCSC_GPIO_MAP_X 0x00e0
361 1.1 bouyer #define GCSC_GPIO_MAP_Y 0x00e4
362 1.1 bouyer #define GCSC_GPIO_MAP_Z 0x00e8
363 1.1 bouyer #define GCSC_GPIO_MAP_W 0x00ec
364 1.1 bouyer #define GCSC_GPIO_FE0_SEL 0x00f0
365 1.1 bouyer #define GCSC_GPIO_FE1_SEL 0x00f1
366 1.1 bouyer #define GCSC_GPIO_FE2_SEL 0x00f2
367 1.1 bouyer #define GCSC_GPIO_FE3_SEL 0x00f3
368 1.1 bouyer #define GCSC_GPIO_FE4_SEL 0x00f4
369 1.1 bouyer #define GCSC_GPIO_FE5_SEL 0x00f5
370 1.1 bouyer #define GCSC_GPIO_FE6_SEL 0x00f6
371 1.1 bouyer #define GCSC_GPIO_FE7_SEL 0x00f7
372 1.1 bouyer #define GCSC_GPIOL_EVNTCNT_DEC 0x00f8
373 1.1 bouyer #define GCSC_GPIOH_EVNTCNT_DEC 0x00fc
374 1.1 bouyer
375 1.1 bouyer #define GCSC_GPIO_ATOMIC_VALUE(pin,feature) \
376 1.1 bouyer ((feature) ? \
377 1.1 bouyer ((0 << (16 + (pin))) | (1 << (pin))) : \
378 1.1 bouyer ((1 << (16 + (pin))) | (0 << (pin))))
379