machdep.c revision 1.20 1 1.20 andvar /* $NetBSD: machdep.c,v 1.20 2021/08/02 12:56:22 andvar Exp $ */
2 1.2 matt
3 1.2 matt /*
4 1.2 matt * Copyright 2001, 2002 Wasabi Systems, Inc.
5 1.2 matt * All rights reserved.
6 1.2 matt *
7 1.2 matt * Written by Jason R. Thorpe and Simon Burge for Wasabi Systems, Inc.
8 1.2 matt *
9 1.2 matt * Redistribution and use in source and binary forms, with or without
10 1.2 matt * modification, are permitted provided that the following conditions
11 1.2 matt * are met:
12 1.2 matt * 1. Redistributions of source code must retain the above copyright
13 1.2 matt * notice, this list of conditions and the following disclaimer.
14 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
15 1.2 matt * notice, this list of conditions and the following disclaimer in the
16 1.2 matt * documentation and/or other materials provided with the distribution.
17 1.2 matt * 3. All advertising materials mentioning features or use of this software
18 1.2 matt * must display the following acknowledgement:
19 1.2 matt * This product includes software developed for the NetBSD Project by
20 1.2 matt * Wasabi Systems, Inc.
21 1.2 matt * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.2 matt * or promote products derived from this software without specific prior
23 1.2 matt * written permission.
24 1.2 matt *
25 1.2 matt * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.2 matt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.2 matt * POSSIBILITY OF SUCH DAMAGE.
36 1.2 matt */
37 1.2 matt
38 1.2 matt /*
39 1.6 rmind * Copyright (c) 1988 University of Utah.
40 1.2 matt * Copyright (c) 1992, 1993
41 1.2 matt * The Regents of the University of California. All rights reserved.
42 1.2 matt *
43 1.2 matt * This code is derived from software contributed to Berkeley by
44 1.2 matt * the Systems Programming Group of the University of Utah Computer
45 1.2 matt * Science Department, The Mach Operating System project at
46 1.2 matt * Carnegie-Mellon University and Ralph Campbell.
47 1.2 matt *
48 1.2 matt * Redistribution and use in source and binary forms, with or without
49 1.2 matt * modification, are permitted provided that the following conditions
50 1.2 matt * are met:
51 1.2 matt * 1. Redistributions of source code must retain the above copyright
52 1.2 matt * notice, this list of conditions and the following disclaimer.
53 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
54 1.2 matt * notice, this list of conditions and the following disclaimer in the
55 1.2 matt * documentation and/or other materials provided with the distribution.
56 1.2 matt * 3. Neither the name of the University nor the names of its contributors
57 1.2 matt * may be used to endorse or promote products derived from this software
58 1.2 matt * without specific prior written permission.
59 1.2 matt *
60 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
61 1.2 matt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
62 1.2 matt * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
63 1.2 matt * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
64 1.2 matt * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
65 1.2 matt * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
66 1.2 matt * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
67 1.2 matt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
68 1.2 matt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
69 1.2 matt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
70 1.2 matt * SUCH DAMAGE.
71 1.2 matt *
72 1.2 matt * @(#)machdep.c 8.3 (Berkeley) 1/12/94
73 1.2 matt * from: Utah Hdr: machdep.c 1.63 91/04/24
74 1.2 matt */
75 1.2 matt
76 1.2 matt #include <sys/cdefs.h>
77 1.20 andvar __KERNEL_RCSID(0, "$NetBSD: machdep.c,v 1.20 2021/08/02 12:56:22 andvar Exp $");
78 1.2 matt
79 1.7 matt #define __INTR_PRIVATE
80 1.7 matt
81 1.7 matt #include "opt_multiprocessor.h"
82 1.2 matt #include "opt_ddb.h"
83 1.2 matt #include "opt_com.h"
84 1.2 matt #include "opt_execfmt.h"
85 1.2 matt #include "opt_memsize.h"
86 1.7 matt #include "rmixl_pcix.h"
87 1.7 matt #include "rmixl_pcie.h"
88 1.2 matt
89 1.2 matt #include <sys/param.h>
90 1.2 matt #include <sys/systm.h>
91 1.2 matt #include <sys/kernel.h>
92 1.2 matt #include <sys/buf.h>
93 1.14 christos #include <sys/cpu.h>
94 1.2 matt #include <sys/reboot.h>
95 1.2 matt #include <sys/mount.h>
96 1.2 matt #include <sys/kcore.h>
97 1.2 matt #include <sys/boot_flag.h>
98 1.2 matt #include <sys/termios.h>
99 1.2 matt #include <sys/ksyms.h>
100 1.2 matt #include <sys/bus.h>
101 1.2 matt #include <sys/device.h>
102 1.2 matt #include <sys/extent.h>
103 1.2 matt #include <sys/malloc.h>
104 1.2 matt
105 1.2 matt #include <uvm/uvm_extern.h>
106 1.2 matt
107 1.2 matt #include <dev/cons.h>
108 1.2 matt
109 1.2 matt #include "ksyms.h"
110 1.2 matt
111 1.2 matt #if NKSYMS || defined(DDB) || defined(LKM)
112 1.8 matt #include <mips/db_machdep.h>
113 1.2 matt #include <ddb/db_extern.h>
114 1.2 matt #endif
115 1.2 matt
116 1.8 matt #include <mips/cpu.h>
117 1.8 matt #include <mips/psl.h>
118 1.8 matt #include <mips/cache.h>
119 1.8 matt #include <mips/mips_opcode.h>
120 1.2 matt
121 1.2 matt #include "com.h"
122 1.2 matt #if NCOM == 0
123 1.2 matt #error no serial console
124 1.2 matt #endif
125 1.2 matt
126 1.2 matt #include <dev/ic/comreg.h>
127 1.2 matt #include <dev/ic/comvar.h>
128 1.2 matt
129 1.7 matt #include <mips/include/intr.h>
130 1.7 matt
131 1.7 matt #include <mips/rmi/rmixlreg.h>
132 1.2 matt #include <mips/rmi/rmixlvar.h>
133 1.7 matt #include <mips/rmi/rmixl_intr.h>
134 1.2 matt #include <mips/rmi/rmixl_firmware.h>
135 1.7 matt #include <mips/rmi/rmixl_comvar.h>
136 1.7 matt #include <mips/rmi/rmixl_pcievar.h>
137 1.7 matt #include <mips/rmi/rmixl_pcixvar.h>
138 1.2 matt
139 1.2 matt #ifdef MACHDEP_DEBUG
140 1.2 matt int machdep_debug=MACHDEP_DEBUG;
141 1.2 matt # define DPRINTF(x) do { if (machdep_debug) printf x ; } while(0)
142 1.2 matt #else
143 1.2 matt # define DPRINTF(x)
144 1.2 matt #endif
145 1.2 matt
146 1.2 matt #ifndef CONSFREQ
147 1.7 matt # define CONSFREQ 66000000
148 1.2 matt #endif
149 1.2 matt #ifndef CONSPEED
150 1.2 matt # define CONSPEED 38400
151 1.2 matt #endif
152 1.2 matt #ifndef CONMODE
153 1.2 matt # define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8)
154 1.2 matt #endif
155 1.2 matt #ifndef CONSADDR
156 1.2 matt # define CONSADDR RMIXL_IO_DEV_UART_1
157 1.2 matt #endif
158 1.2 matt
159 1.2 matt int comcnfreq = CONSFREQ;
160 1.2 matt int comcnspeed = CONSPEED;
161 1.2 matt tcflag_t comcnmode = CONMODE;
162 1.2 matt bus_addr_t comcnaddr = (bus_addr_t)CONSADDR;
163 1.2 matt
164 1.2 matt struct rmixl_config rmixl_configuration;
165 1.2 matt
166 1.2 matt
167 1.2 matt /*
168 1.2 matt * array of tested firmware versions
169 1.2 matt * if you find new ones and they work
170 1.2 matt * please add them
171 1.2 matt */
172 1.7 matt typedef struct rmiclfw_psb_id {
173 1.7 matt uint64_t psb_version;
174 1.7 matt rmixlfw_psb_type_t psb_type;
175 1.7 matt } rmiclfw_psb_id_t;
176 1.7 matt static rmiclfw_psb_id_t rmiclfw_psb_id[] = {
177 1.7 matt { 0x4958d4fb00000056ULL, PSB_TYPE_RMI },
178 1.7 matt { 0x4aacdb6a00000056ULL, PSB_TYPE_RMI },
179 1.7 matt { 0x4b67d03200000056ULL, PSB_TYPE_RMI },
180 1.7 matt { 0x4c17058b00000056ULL, PSB_TYPE_RMI },
181 1.7 matt { 0x49a5a8fa00000056ULL, PSB_TYPE_DELL },
182 1.7 matt { 0x4b8ead3100000056ULL, PSB_TYPE_DELL },
183 1.2 matt };
184 1.2 matt #define RMICLFW_PSB_VERSIONS_LEN \
185 1.7 matt (sizeof(rmiclfw_psb_id)/sizeof(rmiclfw_psb_id[0]))
186 1.2 matt
187 1.2 matt /*
188 1.2 matt * storage for fixed extent used to allocate physical address regions
189 1.2 matt * because extent(9) start and end values are u_long, they are only
190 1.2 matt * 32 bits on a 32 bit kernel, which is insuffucuent since XLS physical
191 1.2 matt * address is 40 bits wide. So the "physaddr" map stores regions
192 1.2 matt * in units of megabytes.
193 1.2 matt */
194 1.2 matt static u_long rmixl_physaddr_storage[
195 1.2 matt EXTENT_FIXED_STORAGE_SIZE(32)/sizeof(u_long)
196 1.2 matt ];
197 1.2 matt
198 1.2 matt /* Maps for VM objects. */
199 1.2 matt struct vm_map *phys_map = NULL;
200 1.2 matt
201 1.2 matt int netboot; /* Are we netbooting? */
202 1.2 matt
203 1.2 matt
204 1.2 matt phys_ram_seg_t mem_clusters[VM_PHYSSEG_MAX];
205 1.7 matt u_quad_t mem_cluster_maxaddr;
206 1.2 matt u_int mem_cluster_cnt;
207 1.2 matt
208 1.2 matt
209 1.2 matt void configure(void);
210 1.2 matt void mach_init(int, int32_t *, void *, int64_t);
211 1.7 matt static uint64_t rmixlfw_init(int64_t);
212 1.7 matt static uint64_t mem_clusters_init(rmixlfw_mmap_t *, rmixlfw_mmap_t *);
213 1.7 matt static void __attribute__((__noreturn__)) rmixl_reset(void);
214 1.2 matt static void rmixl_physaddr_init(void);
215 1.2 matt static u_int ram_seg_resv(phys_ram_seg_t *, u_int, u_quad_t, u_quad_t);
216 1.2 matt void rmixlfw_mmap_print(rmixlfw_mmap_t *);
217 1.2 matt
218 1.2 matt
219 1.7 matt #ifdef MULTIPROCESSOR
220 1.15 matt static bool rmixl_fixup_cop0_oscratch(int32_t, uint32_t [2], void *);
221 1.7 matt void rmixl_get_wakeup_info(struct rmixl_config *);
222 1.7 matt #ifdef MACHDEP_DEBUG
223 1.7 matt static void rmixl_wakeup_info_print(volatile rmixlfw_cpu_wakeup_info_t *);
224 1.7 matt #endif /* MACHDEP_DEBUG */
225 1.7 matt #endif /* MULTIPROCESSOR */
226 1.8 matt static void rmixl_fixup_curcpu(void);
227 1.2 matt
228 1.2 matt /*
229 1.2 matt * Do all the stuff that locore normally does before calling main().
230 1.2 matt */
231 1.2 matt void
232 1.2 matt mach_init(int argc, int32_t *argv, void *envp, int64_t infop)
233 1.2 matt {
234 1.2 matt struct rmixl_config *rcp = &rmixl_configuration;
235 1.3 rmind void *kernend;
236 1.7 matt uint64_t memsize;
237 1.2 matt extern char edata[], end[];
238 1.2 matt
239 1.7 matt rmixl_pcr_init_core();
240 1.2 matt
241 1.2 matt /*
242 1.2 matt * Clear the BSS segment.
243 1.2 matt */
244 1.2 matt kernend = (void *)mips_round_page(end);
245 1.2 matt memset(edata, 0, (char *)kernend - edata);
246 1.2 matt
247 1.2 matt /*
248 1.2 matt * Set up the exception vectors and CPU-specific function
249 1.2 matt * vectors early on. We need the wbflush() vector set up
250 1.2 matt * before comcnattach() is called (or at least before the
251 1.2 matt * first printf() after that is called).
252 1.2 matt * Also clears the I+D caches.
253 1.7 matt *
254 1.7 matt * specify chip-specific EIRR/EIMR based spl functions
255 1.2 matt */
256 1.7 matt #ifdef MULTIPROCESSOR
257 1.7 matt mips_vector_init(&rmixl_splsw, true);
258 1.7 matt #else
259 1.7 matt mips_vector_init(&rmixl_splsw, false);
260 1.7 matt #endif
261 1.7 matt
262 1.7 matt /* mips_vector_init initialized mips_options */
263 1.14 christos cpu_setmodel("%s", mips_options.mips_cpu->cpu_name);
264 1.2 matt
265 1.7 matt /* get system info from firmware */
266 1.2 matt memsize = rmixlfw_init(infop);
267 1.2 matt
268 1.18 cherry uvm_md_init();
269 1.2 matt
270 1.2 matt physmem = btoc(memsize);
271 1.2 matt
272 1.7 matt rmixl_obio_eb_bus_mem_init(&rcp->rc_obio_eb_memt, rcp);
273 1.2 matt
274 1.2 matt #if NCOM > 0
275 1.2 matt rmixl_com_cnattach(comcnaddr, comcnspeed, comcnfreq,
276 1.2 matt COM_TYPE_NORMAL, comcnmode);
277 1.2 matt #endif
278 1.2 matt
279 1.2 matt printf("\nNetBSD/rmixl\n");
280 1.7 matt printf("memsize = %#"PRIx64"\n", memsize);
281 1.7 matt #ifdef MEMLIMIT
282 1.7 matt printf("memlimit = %#"PRIx64"\n", (uint64_t)MEMLIMIT);
283 1.7 matt #endif
284 1.7 matt
285 1.7 matt #if defined(MULTIPROCESSOR) && defined(MACHDEP_DEBUG)
286 1.7 matt rmixl_wakeup_info_print(rcp->rc_cpu_wakeup_info);
287 1.7 matt rmixl_wakeup_info_print(rcp->rc_cpu_wakeup_info + 1);
288 1.7 matt printf("cpu_wakeup_info %p, cpu_wakeup_end %p\n",
289 1.7 matt rcp->rc_cpu_wakeup_info,
290 1.7 matt rcp->rc_cpu_wakeup_end);
291 1.7 matt printf("userapp_cpu_map: %#"PRIx64"\n",
292 1.7 matt rcp->rc_psb_info.userapp_cpu_map);
293 1.7 matt printf("wakeup: %#"PRIx64"\n", rcp->rc_psb_info.wakeup);
294 1.7 matt {
295 1.7 matt register_t sp;
296 1.7 matt asm volatile ("move %0, $sp\n" : "=r"(sp));
297 1.7 matt printf("sp: %#"PRIx64"\n", sp);
298 1.7 matt }
299 1.7 matt #endif
300 1.2 matt
301 1.2 matt rmixl_physaddr_init();
302 1.2 matt
303 1.2 matt /*
304 1.2 matt * Obtain the cpu frequency
305 1.2 matt * Compute the number of ticks for hz.
306 1.2 matt * Compute the delay divisor.
307 1.2 matt * Double the Hz if this CPU runs at twice the
308 1.2 matt * external/cp0-count frequency
309 1.2 matt */
310 1.7 matt curcpu()->ci_cpu_freq = rcp->rc_psb_info.cpu_frequency;
311 1.7 matt curcpu()->ci_cctr_freq = curcpu()->ci_cpu_freq;
312 1.2 matt curcpu()->ci_cycles_per_hz = (curcpu()->ci_cpu_freq + hz / 2) / hz;
313 1.2 matt curcpu()->ci_divisor_delay =
314 1.2 matt ((curcpu()->ci_cpu_freq + 500000) / 1000000);
315 1.7 matt if (mips_options.mips_cpu_flags & CPU_MIPS_DOUBLE_COUNT)
316 1.2 matt curcpu()->ci_cpu_freq *= 2;
317 1.2 matt
318 1.2 matt /*
319 1.2 matt * Look at arguments passed to us and compute boothowto.
320 1.2 matt * - rmixl firmware gives us a 32 bit argv[i], so adapt
321 1.2 matt * by forcing sign extension in cast to (char *)
322 1.2 matt */
323 1.2 matt boothowto = RB_AUTOBOOT;
324 1.2 matt for (int i = 1; i < argc; i++) {
325 1.2 matt for (char *cp = (char *)(intptr_t)argv[i]; *cp; cp++) {
326 1.2 matt int howto;
327 1.2 matt /* Ignore superfluous '-', if there is one */
328 1.2 matt if (*cp == '-')
329 1.2 matt continue;
330 1.2 matt
331 1.2 matt howto = 0;
332 1.2 matt BOOT_FLAG(*cp, howto);
333 1.2 matt if (howto != 0)
334 1.2 matt boothowto |= howto;
335 1.2 matt #ifdef DIAGNOSTIC
336 1.2 matt else
337 1.2 matt printf("bootflag '%c' not recognised\n", *cp);
338 1.2 matt #endif
339 1.2 matt }
340 1.2 matt }
341 1.2 matt #ifdef DIAGNOSTIC
342 1.2 matt printf("boothowto %#x\n", boothowto);
343 1.2 matt #endif
344 1.2 matt
345 1.2 matt /*
346 1.2 matt * Reserve pages from the VM system.
347 1.7 matt */
348 1.2 matt
349 1.2 matt /* reserve 0..start..kernend pages */
350 1.7 matt mem_cluster_cnt = ram_seg_resv(mem_clusters, mem_cluster_cnt,
351 1.2 matt 0, round_page(MIPS_KSEG0_TO_PHYS(kernend)));
352 1.2 matt
353 1.2 matt /* reserve reset exception vector page */
354 1.2 matt /* should never be in our clusters anyway... */
355 1.7 matt mem_cluster_cnt = ram_seg_resv(mem_clusters, mem_cluster_cnt,
356 1.7 matt 0x1FC00000, 0x1FC00000+NBPG);
357 1.7 matt
358 1.7 matt #ifdef MULTIPROCEESOR
359 1.7 matt /* reserve the cpu_wakeup_info area */
360 1.7 matt mem_cluster_cnt = ram_seg_resv(mem_clusters, mem_cluster_cnt,
361 1.7 matt (u_quad_t)trunc_page(rcp->rc_cpu_wakeup_info),
362 1.7 matt (u_quad_t)round_page(rcp->rc_cpu_wakeup_end));
363 1.7 matt #endif
364 1.7 matt
365 1.7 matt #ifdef MEMLIMIT
366 1.7 matt /* reserve everything >= MEMLIMIT */
367 1.7 matt mem_cluster_cnt = ram_seg_resv(mem_clusters, mem_cluster_cnt,
368 1.7 matt (u_quad_t)MEMLIMIT, (u_quad_t)~0);
369 1.7 matt #endif
370 1.7 matt
371 1.7 matt /* get maximum RAM address from the VM clusters */
372 1.7 matt mem_cluster_maxaddr = 0;
373 1.7 matt for (u_int i=0; i < mem_cluster_cnt; i++) {
374 1.7 matt u_quad_t tmp = round_page(
375 1.7 matt mem_clusters[i].start + mem_clusters[i].size);
376 1.7 matt if (tmp > mem_cluster_maxaddr)
377 1.7 matt mem_cluster_maxaddr = tmp;
378 1.7 matt }
379 1.7 matt DPRINTF(("mem_cluster_maxaddr %#"PRIx64"\n", mem_cluster_maxaddr));
380 1.2 matt
381 1.2 matt /*
382 1.7 matt * Load mem_clusters[] into the VM system.
383 1.2 matt */
384 1.7 matt mips_page_physload(MIPS_KSEG0_START, (vaddr_t) kernend,
385 1.7 matt mem_clusters, mem_cluster_cnt, NULL, 0);
386 1.2 matt
387 1.2 matt /*
388 1.2 matt * Initialize error message buffer (at end of core).
389 1.2 matt */
390 1.2 matt mips_init_msgbuf();
391 1.2 matt
392 1.2 matt pmap_bootstrap();
393 1.2 matt
394 1.2 matt /*
395 1.3 rmind * Allocate uarea page for lwp0 and set it.
396 1.2 matt */
397 1.3 rmind mips_init_lwp0_uarea();
398 1.2 matt
399 1.2 matt #if defined(DDB)
400 1.2 matt if (boothowto & RB_KDB)
401 1.2 matt Debugger();
402 1.2 matt #endif
403 1.7 matt /*
404 1.7 matt * store (cpu#0) curcpu in COP0 OSSCRATCH0
405 1.7 matt * used in exception vector
406 1.7 matt */
407 1.7 matt __asm __volatile("dmtc0 %0,$%1"
408 1.7 matt :: "r"(&cpu_info_store), "n"(MIPS_COP_0_OSSCRATCH));
409 1.9 matt #ifdef MULTIPROCESSOR
410 1.15 matt mips_fixup_exceptions(rmixl_fixup_cop0_oscratch, NULL);
411 1.7 matt #endif
412 1.8 matt rmixl_fixup_curcpu();
413 1.2 matt }
414 1.2 matt
415 1.2 matt /*
416 1.7 matt * set up Processor Control Regs for this core
417 1.7 matt */
418 1.7 matt void
419 1.11 matt rmixl_pcr_init_core(void)
420 1.7 matt {
421 1.7 matt uint32_t r;
422 1.7 matt
423 1.7 matt #ifdef MULTIPROCESSOR
424 1.7 matt rmixl_mtcr(RMIXL_PCR_MMU_SETUP, __BITS(2,0));
425 1.7 matt /* enable MMU clock gating */
426 1.7 matt /* 4 threads active -- why needed if Global? */
427 1.7 matt /* enable global TLB mode */
428 1.7 matt #else
429 1.7 matt rmixl_mtcr(RMIXL_PCR_THREADEN, 1); /* disable all threads except #0 */
430 1.7 matt rmixl_mtcr(RMIXL_PCR_MMU_SETUP, 0); /* enable MMU clock gating */
431 1.7 matt /* set single MMU Thread Mode */
432 1.7 matt /* TLB is partitioned (1 partition) */
433 1.7 matt #endif
434 1.7 matt
435 1.7 matt r = rmixl_mfcr(RMIXL_PCR_L1D_CONFIG0);
436 1.7 matt r &= ~__BIT(14); /* disable Unaligned Access */
437 1.7 matt rmixl_mtcr(RMIXL_PCR_L1D_CONFIG0, r);
438 1.7 matt
439 1.7 matt #if defined(DDB) && defined(MIPS_DDB_WATCH)
440 1.7 matt /*
441 1.7 matt * clear IEU_DEFEATURE[DBE]
442 1.7 matt * this enables COP0 watchpoint to trigger T_WATCH exception
443 1.7 matt * instead of signaling JTAG.
444 1.7 matt */
445 1.7 matt r = rmixl_mfcr(RMIXL_PCR_IEU_DEFEATURE);
446 1.7 matt r &= ~__BIT(7);
447 1.7 matt rmixl_mtcr(RMIXL_PCR_IEU_DEFEATURE, r);
448 1.7 matt #endif
449 1.7 matt }
450 1.7 matt
451 1.7 matt #ifdef MULTIPROCESSOR
452 1.7 matt static bool
453 1.15 matt rmixl_fixup_cop0_oscratch(int32_t load_addr, uint32_t new_insns[2], void *arg)
454 1.7 matt {
455 1.7 matt size_t offset = load_addr - (intptr_t)&cpu_info_store;
456 1.7 matt
457 1.7 matt KASSERT(MIPS_KSEG0_P(load_addr));
458 1.7 matt KASSERT(offset < sizeof(struct cpu_info));
459 1.7 matt
460 1.7 matt /*
461 1.7 matt * Fixup this direct load cpu_info_store to actually get the current
462 1.7 matt * CPU's cpu_info from COP0 OSSCRATCH0 and then fix the load to be
463 1.7 matt * relative from the start of struct cpu_info.
464 1.7 matt */
465 1.7 matt
466 1.7 matt /* [0] = [d]mfc0 rX, $22 (OSScratch) */
467 1.7 matt new_insns[0] = (020 << 26)
468 1.7 matt #ifdef _LP64
469 1.7 matt | (1 << 21) /* double move */
470 1.7 matt #endif
471 1.7 matt | (new_insns[0] & 0x001f0000)
472 1.7 matt | (MIPS_COP_0_OSSCRATCH << 11) | (0 << 0);
473 1.7 matt
474 1.7 matt /* [1] = [ls][dw] rX, offset(rX) */
475 1.7 matt new_insns[1] = (new_insns[1] & 0xffff0000) | offset;
476 1.7 matt
477 1.7 matt return true;
478 1.7 matt }
479 1.7 matt #endif /* MULTIPROCESSOR */
480 1.7 matt
481 1.7 matt /*
482 1.8 matt * The following changes all lX rN, L_CPU(MIPS_CURLWP) [curlwp->l_cpu]
483 1.8 matt * to [d]mfc0 rN, $22 [MIPS_COP_0_OSSCRATCH]
484 1.8 matt *
485 1.8 matt * the mfc0 is 3 cycles shorter than the load.
486 1.8 matt */
487 1.8 matt #define LOAD_CURCPU_0 ((MIPS_CURLWP_REG << 21) | offsetof(lwp_t, l_cpu))
488 1.8 matt #define MFC0_CURCPU_0 ((OP_COP0 << 26) | (MIPS_COP_0_OSSCRATCH << 11))
489 1.8 matt #ifdef _LP64
490 1.8 matt #define LOAD_CURCPU ((uint32_t)(OP_LD << 26) | LOAD_CURCPU_0)
491 1.8 matt #define MFC0_CURCPU ((uint32_t)(OP_DMF << 21) | MFC0_CURCPU_0)
492 1.8 matt #else
493 1.8 matt #define LOAD_CURCPU ((uint32_t)(OP_LW << 26) | LOAD_CURCPU_0)
494 1.8 matt #define MFC0_CURCPU ((uint32_t)(OP_MF << 21) | MFC0_CURCPU_0)
495 1.8 matt #endif
496 1.8 matt #define LOAD_CURCPU_MASK 0xffe0ffff
497 1.8 matt
498 1.8 matt static void
499 1.8 matt rmixl_fixup_curcpu(void)
500 1.8 matt {
501 1.8 matt extern uint32_t _ftext[];
502 1.8 matt extern uint32_t _etext[];
503 1.8 matt
504 1.8 matt for (uint32_t *insnp = _ftext; insnp < _etext; insnp++) {
505 1.8 matt const uint32_t insn = *insnp;
506 1.8 matt if (__predict_false((insn & LOAD_CURCPU_MASK) == LOAD_CURCPU)) {
507 1.8 matt /*
508 1.8 matt * Since the register to loaded is located in bits
509 1.8 matt * 16-20 for the mfc0 and the load instruction we can
510 1.8 matt * just change the instruction bits around it.
511 1.8 matt */
512 1.8 matt *insnp = insn ^ LOAD_CURCPU ^ MFC0_CURCPU;
513 1.8 matt mips_icache_sync_range((vaddr_t)insnp, 4);
514 1.8 matt }
515 1.8 matt }
516 1.8 matt }
517 1.8 matt
518 1.8 matt /*
519 1.2 matt * ram_seg_resv - cut reserved regions out of segs, fragmenting as needed
520 1.2 matt *
521 1.2 matt * we simply build a new table of segs, then copy it back over the given one
522 1.2 matt * this is inefficient but simple and called only a few times
523 1.2 matt *
524 1.2 matt * note: 'last' here means 1st addr past the end of the segment (start+size)
525 1.2 matt */
526 1.2 matt static u_int
527 1.2 matt ram_seg_resv(phys_ram_seg_t *segs, u_int nsegs,
528 1.2 matt u_quad_t resv_first, u_quad_t resv_last)
529 1.2 matt {
530 1.2 matt u_quad_t first, last;
531 1.2 matt int new_nsegs=0;
532 1.2 matt int resv_flag;
533 1.2 matt phys_ram_seg_t new_segs[VM_PHYSSEG_MAX];
534 1.2 matt
535 1.2 matt for (u_int i=0; i < nsegs; i++) {
536 1.2 matt resv_flag = 0;
537 1.2 matt first = trunc_page(segs[i].start);
538 1.2 matt last = round_page(segs[i].start + segs[i].size);
539 1.2 matt
540 1.2 matt KASSERT(new_nsegs < VM_PHYSSEG_MAX);
541 1.2 matt if ((resv_first <= first) && (resv_last >= last)) {
542 1.2 matt /* whole segment is resverved */
543 1.2 matt continue;
544 1.2 matt }
545 1.2 matt if ((resv_first > first) && (resv_first < last)) {
546 1.2 matt u_quad_t new_last;
547 1.2 matt
548 1.2 matt /*
549 1.2 matt * reserved start in segment
550 1.2 matt * salvage the leading fragment
551 1.2 matt */
552 1.2 matt resv_flag = 1;
553 1.2 matt new_last = last - (last - resv_first);
554 1.2 matt KASSERT (new_last > first);
555 1.2 matt new_segs[new_nsegs].start = first;
556 1.2 matt new_segs[new_nsegs].size = new_last - first;
557 1.2 matt new_nsegs++;
558 1.2 matt }
559 1.2 matt if ((resv_last > first) && (resv_last < last)) {
560 1.2 matt u_quad_t new_first;
561 1.2 matt
562 1.2 matt /*
563 1.2 matt * reserved end in segment
564 1.2 matt * salvage the trailing fragment
565 1.2 matt */
566 1.2 matt resv_flag = 1;
567 1.2 matt new_first = first + (resv_last - first);
568 1.2 matt KASSERT (last > (new_first + NBPG));
569 1.2 matt new_segs[new_nsegs].start = new_first;
570 1.2 matt new_segs[new_nsegs].size = last - new_first;
571 1.2 matt new_nsegs++;
572 1.2 matt }
573 1.2 matt if (resv_flag == 0) {
574 1.2 matt /*
575 1.2 matt * nothing reserved here, take it all
576 1.2 matt */
577 1.2 matt new_segs[new_nsegs].start = first;
578 1.2 matt new_segs[new_nsegs].size = last - first;
579 1.2 matt new_nsegs++;
580 1.2 matt }
581 1.2 matt
582 1.2 matt }
583 1.2 matt
584 1.2 matt memcpy(segs, new_segs, sizeof(new_segs));
585 1.2 matt
586 1.2 matt return new_nsegs;
587 1.2 matt }
588 1.2 matt
589 1.2 matt /*
590 1.2 matt * create an extent for physical address space
591 1.2 matt * these are in units of MB for sake of compression (for sake of 32 bit kernels)
592 1.2 matt * allocate the regions where we have known functions (DRAM, IO, etc)
593 1.2 matt * what remains can be allocated as needed for other stuff
594 1.2 matt * e.g. to configure BARs that are not already initialized and enabled.
595 1.2 matt */
596 1.2 matt static void
597 1.2 matt rmixl_physaddr_init(void)
598 1.2 matt {
599 1.2 matt struct extent *ext;
600 1.2 matt unsigned long start = 0UL;
601 1.2 matt unsigned long end = (__BIT(40) / (1024 * 1024)) -1;
602 1.2 matt u_long base;
603 1.2 matt u_long size;
604 1.2 matt uint32_t r;
605 1.2 matt
606 1.10 para ext = extent_create("physaddr", start, end,
607 1.2 matt (void *)rmixl_physaddr_storage, sizeof(rmixl_physaddr_storage),
608 1.2 matt EX_NOWAIT | EX_NOCOALESCE);
609 1.2 matt
610 1.2 matt if (ext == NULL)
611 1.2 matt panic("%s: extent_create failed", __func__);
612 1.2 matt
613 1.2 matt /*
614 1.2 matt * grab regions per DRAM BARs
615 1.2 matt */
616 1.2 matt for (u_int i=0; i < RMIXL_SBC_DRAM_NBARS; i++) {
617 1.2 matt r = RMIXL_IOREG_READ(RMIXL_SBC_DRAM_BAR(i));
618 1.2 matt if ((r & RMIXL_DRAM_BAR_STATUS) == 0)
619 1.2 matt continue; /* not enabled */
620 1.2 matt base = (u_long)(DRAM_BAR_TO_BASE((uint64_t)r) / (1024 * 1024));
621 1.2 matt size = (u_long)(DRAM_BAR_TO_SIZE((uint64_t)r) / (1024 * 1024));
622 1.2 matt
623 1.2 matt DPRINTF(("%s: %d: %d: 0x%08x -- 0x%010lx:%lu MB\n",
624 1.2 matt __func__, __LINE__, i, r, base * (1024 * 1024), size));
625 1.2 matt if (extent_alloc_region(ext, base, size, EX_NOWAIT) != 0)
626 1.2 matt panic("%s: extent_alloc_region(%p, %#lx, %#lx, %#x) "
627 1.2 matt "failed", __func__, ext, base, size, EX_NOWAIT);
628 1.2 matt }
629 1.2 matt
630 1.2 matt /*
631 1.7 matt * get chip-dependent physaddr regions
632 1.2 matt */
633 1.7 matt switch(cpu_rmixl_chip_type(mips_options.mips_cpu)) {
634 1.7 matt case CIDFL_RMI_TYPE_XLR:
635 1.7 matt #if NRMIXL_PCIX
636 1.7 matt rmixl_physaddr_init_pcix(ext);
637 1.7 matt #endif
638 1.7 matt break;
639 1.7 matt case CIDFL_RMI_TYPE_XLS:
640 1.7 matt #if NRMIXL_PCIE
641 1.7 matt rmixl_physaddr_init_pcie(ext);
642 1.7 matt #endif
643 1.7 matt break;
644 1.7 matt case CIDFL_RMI_TYPE_XLP:
645 1.7 matt /* XXX TBD */
646 1.7 matt panic("%s: RMI XLP not yet supported", __func__);
647 1.2 matt }
648 1.2 matt
649 1.2 matt /*
650 1.2 matt * at this point all regions left in "physaddr" extent
651 1.20 andvar * are unused holes in the physical address space
652 1.2 matt * available for use as needed.
653 1.2 matt */
654 1.2 matt rmixl_configuration.rc_phys_ex = ext;
655 1.2 matt #ifdef MACHDEP_DEBUG
656 1.2 matt extent_print(ext);
657 1.2 matt #endif
658 1.2 matt }
659 1.2 matt
660 1.7 matt static uint64_t
661 1.2 matt rmixlfw_init(int64_t infop)
662 1.2 matt {
663 1.2 matt struct rmixl_config *rcp = &rmixl_configuration;
664 1.2 matt
665 1.7 matt #ifdef MULTIPROCESSOR
666 1.7 matt rmixl_get_wakeup_info(rcp);
667 1.7 matt #endif
668 1.2 matt
669 1.2 matt infop |= MIPS_KSEG0_START;
670 1.7 matt rcp->rc_psb_info = *(rmixlfw_info_t *)(intptr_t)infop;
671 1.2 matt
672 1.7 matt rcp->rc_psb_type = PSB_TYPE_UNKNOWN;
673 1.2 matt for (int i=0; i < RMICLFW_PSB_VERSIONS_LEN; i++) {
674 1.7 matt if (rmiclfw_psb_id[i].psb_version ==
675 1.7 matt rcp->rc_psb_info.psb_version) {
676 1.7 matt rcp->rc_psb_type = rmiclfw_psb_id[i].psb_type;
677 1.2 matt goto found;
678 1.7 matt }
679 1.2 matt }
680 1.2 matt
681 1.2 matt rcp->rc_io_pbase = RMIXL_IO_DEV_PBASE;
682 1.2 matt rmixl_putchar_init(rcp->rc_io_pbase);
683 1.2 matt
684 1.2 matt #ifdef DIAGNOSTIC
685 1.2 matt rmixl_puts("\r\nWARNING: untested psb_version: ");
686 1.7 matt rmixl_puthex64(rcp->rc_psb_info.psb_version);
687 1.2 matt rmixl_puts("\r\n");
688 1.2 matt #endif
689 1.2 matt
690 1.7 matt #ifdef MEMSIZE
691 1.2 matt /* XXX trust and use MEMSIZE */
692 1.2 matt mem_clusters[0].start = 0;
693 1.2 matt mem_clusters[0].size = MEMSIZE;
694 1.2 matt mem_cluster_cnt = 1;
695 1.2 matt return MEMSIZE;
696 1.7 matt #else
697 1.7 matt rmixl_puts("\r\nERROR: configure MEMSIZE\r\n");
698 1.7 matt cpu_reboot(RB_HALT, NULL);
699 1.7 matt /* NOTREACHED */
700 1.7 matt #endif
701 1.2 matt
702 1.2 matt found:
703 1.7 matt rcp->rc_io_pbase = MIPS_KSEG1_TO_PHYS(rcp->rc_psb_info.io_base);
704 1.2 matt rmixl_putchar_init(rcp->rc_io_pbase);
705 1.2 matt #ifdef MACHDEP_DEBUG
706 1.2 matt rmixl_puts("\r\ninfop: ");
707 1.2 matt rmixl_puthex64((uint64_t)(intptr_t)infop);
708 1.2 matt #endif
709 1.2 matt #ifdef DIAGNOSTIC
710 1.7 matt rmixl_puts("\r\nrecognized psb_version=");
711 1.7 matt rmixl_puthex64(rcp->rc_psb_info.psb_version);
712 1.7 matt rmixl_puts(", psb_type=");
713 1.7 matt rmixl_puts(rmixlfw_psb_type_name(rcp->rc_psb_type));
714 1.2 matt rmixl_puts("\r\n");
715 1.2 matt #endif
716 1.2 matt
717 1.2 matt return mem_clusters_init(
718 1.7 matt (rmixlfw_mmap_t *)(intptr_t)rcp->rc_psb_info.psb_physaddr_map,
719 1.7 matt (rmixlfw_mmap_t *)(intptr_t)rcp->rc_psb_info.avail_mem_map);
720 1.2 matt }
721 1.2 matt
722 1.2 matt void
723 1.2 matt rmixlfw_mmap_print(rmixlfw_mmap_t *map)
724 1.2 matt {
725 1.2 matt #ifdef MACHDEP_DEBUG
726 1.2 matt for (uint32_t i=0; i < map->nmmaps; i++) {
727 1.2 matt rmixl_puthex32(i);
728 1.2 matt rmixl_puts(", ");
729 1.2 matt rmixl_puthex64(map->entry[i].start);
730 1.2 matt rmixl_puts(", ");
731 1.2 matt rmixl_puthex64(map->entry[i].size);
732 1.2 matt rmixl_puts(", ");
733 1.2 matt rmixl_puthex32(map->entry[i].type);
734 1.2 matt rmixl_puts("\r\n");
735 1.2 matt }
736 1.2 matt #endif
737 1.2 matt }
738 1.2 matt
739 1.2 matt /*
740 1.2 matt * mem_clusters_init
741 1.2 matt *
742 1.2 matt * initialize mem_clusters[] table based on memory address mapping
743 1.2 matt * provided by boot firmware.
744 1.2 matt *
745 1.2 matt * prefer avail_mem_map if we can, otherwise use psb_physaddr_map.
746 1.2 matt * these will be limited by MEMSIZE if it is configured.
747 1.2 matt * if neither are available, just use MEMSIZE.
748 1.2 matt */
749 1.7 matt static uint64_t
750 1.2 matt mem_clusters_init(
751 1.2 matt rmixlfw_mmap_t *psb_physaddr_map,
752 1.2 matt rmixlfw_mmap_t *avail_mem_map)
753 1.2 matt {
754 1.2 matt rmixlfw_mmap_t *map = NULL;
755 1.2 matt const char *mapname;
756 1.2 matt uint64_t sz;
757 1.2 matt uint64_t sum;
758 1.2 matt u_int cnt;
759 1.2 matt #ifdef MEMSIZE
760 1.7 matt uint64_t memsize = MEMSIZE;
761 1.2 matt #endif
762 1.2 matt
763 1.2 matt #ifdef MACHDEP_DEBUG
764 1.2 matt rmixl_puts("psb_physaddr_map: ");
765 1.2 matt rmixl_puthex64((uint64_t)(intptr_t)psb_physaddr_map);
766 1.2 matt rmixl_puts("\r\n");
767 1.2 matt #endif
768 1.2 matt if (psb_physaddr_map != NULL) {
769 1.7 matt map = psb_physaddr_map;
770 1.2 matt mapname = "psb_physaddr_map";
771 1.2 matt rmixlfw_mmap_print(map);
772 1.2 matt }
773 1.2 matt #ifdef DIAGNOSTIC
774 1.2 matt else {
775 1.2 matt rmixl_puts("WARNING: no psb_physaddr_map\r\n");
776 1.2 matt }
777 1.2 matt #endif
778 1.2 matt
779 1.2 matt #ifdef MACHDEP_DEBUG
780 1.2 matt rmixl_puts("avail_mem_map: ");
781 1.2 matt rmixl_puthex64((uint64_t)(intptr_t)avail_mem_map);
782 1.2 matt rmixl_puts("\r\n");
783 1.2 matt #endif
784 1.2 matt if (avail_mem_map != NULL) {
785 1.7 matt map = avail_mem_map;
786 1.2 matt mapname = "avail_mem_map";
787 1.2 matt rmixlfw_mmap_print(map);
788 1.2 matt }
789 1.2 matt #ifdef DIAGNOSTIC
790 1.2 matt else {
791 1.2 matt rmixl_puts("WARNING: no avail_mem_map\r\n");
792 1.2 matt }
793 1.2 matt #endif
794 1.2 matt
795 1.2 matt if (map == NULL) {
796 1.2 matt #ifndef MEMSIZE
797 1.2 matt rmixl_puts("panic: no firmware memory map, "
798 1.2 matt "must configure MEMSIZE\r\n");
799 1.2 matt for(;;); /* XXX */
800 1.2 matt #else
801 1.2 matt #ifdef DIAGNOSTIC
802 1.2 matt rmixl_puts("WARNING: no avail_mem_map, "
803 1.2 matt "using MEMSIZE\r\n");
804 1.2 matt #endif
805 1.2 matt
806 1.2 matt mem_clusters[0].start = 0;
807 1.2 matt mem_clusters[0].size = MEMSIZE;
808 1.2 matt mem_cluster_cnt = 1;
809 1.2 matt return MEMSIZE;
810 1.2 matt #endif /* MEMSIZE */
811 1.2 matt }
812 1.2 matt
813 1.2 matt #ifdef DIAGNOSTIC
814 1.2 matt rmixl_puts("using ");
815 1.2 matt rmixl_puts(mapname);
816 1.2 matt rmixl_puts("\r\n");
817 1.2 matt #endif
818 1.2 matt #ifdef MACHDEP_DEBUG
819 1.2 matt rmixl_puts("memory clusters:\r\n");
820 1.2 matt #endif
821 1.2 matt sum = 0;
822 1.2 matt cnt = 0;
823 1.2 matt for (uint32_t i=0; i < map->nmmaps; i++) {
824 1.2 matt if (map->entry[i].type != RMIXLFW_MMAP_TYPE_RAM)
825 1.2 matt continue;
826 1.2 matt mem_clusters[cnt].start = map->entry[i].start;
827 1.2 matt sz = map->entry[i].size;
828 1.2 matt sum += sz;
829 1.2 matt mem_clusters[cnt].size = sz;
830 1.2 matt #ifdef MACHDEP_DEBUG
831 1.2 matt rmixl_puthex32(i);
832 1.2 matt rmixl_puts(": ");
833 1.2 matt rmixl_puthex64(mem_clusters[cnt].start);
834 1.2 matt rmixl_puts(", ");
835 1.2 matt rmixl_puthex64(sz);
836 1.2 matt rmixl_puts(": ");
837 1.2 matt rmixl_puthex64(sum);
838 1.2 matt rmixl_puts("\r\n");
839 1.2 matt #endif
840 1.2 matt #ifdef MEMSIZE
841 1.2 matt /*
842 1.2 matt * configurably limit memsize
843 1.2 matt */
844 1.2 matt if (sum == memsize)
845 1.2 matt break;
846 1.2 matt if (sum > memsize) {
847 1.7 matt uint64_t tmp;
848 1.7 matt
849 1.2 matt tmp = sum - memsize;
850 1.2 matt sz -= tmp;
851 1.2 matt sum -= tmp;
852 1.2 matt mem_clusters[cnt].size = sz;
853 1.7 matt cnt++;
854 1.2 matt break;
855 1.2 matt }
856 1.2 matt #endif
857 1.2 matt cnt++;
858 1.2 matt }
859 1.2 matt mem_cluster_cnt = cnt;
860 1.2 matt return sum;
861 1.2 matt }
862 1.2 matt
863 1.7 matt #ifdef MULTIPROCESSOR
864 1.7 matt /*
865 1.7 matt * RMI firmware passes wakeup info structure in CP0 OS Scratch reg #7
866 1.7 matt * they do not explicitly give us the size of the wakeup area.
867 1.7 matt * we "know" that firmware loader sets wip->gp thusly:
868 1.7 matt * gp = stack_start[vcpu] = round_page(wakeup_end) + (vcpu * (PAGE_SIZE * 2))
869 1.7 matt * so
870 1.7 matt * round_page(wakeup_end) == gp - (vcpu * (PAGE_SIZE * 2))
871 1.7 matt * Only the "master" cpu runs this function, so
872 1.7 matt * vcpu = wip->master_cpu
873 1.7 matt */
874 1.7 matt void
875 1.7 matt rmixl_get_wakeup_info(struct rmixl_config *rcp)
876 1.7 matt {
877 1.7 matt volatile rmixlfw_cpu_wakeup_info_t *wip;
878 1.7 matt int32_t scratch_7;
879 1.7 matt intptr_t end;
880 1.7 matt
881 1.7 matt __asm__ volatile(
882 1.7 matt ".set push" "\n"
883 1.7 matt ".set noreorder" "\n"
884 1.7 matt ".set mips64" "\n"
885 1.7 matt "dmfc0 %0, $22, 7" "\n"
886 1.7 matt ".set pop" "\n"
887 1.7 matt : "=r"(scratch_7));
888 1.7 matt
889 1.7 matt wip = (volatile rmixlfw_cpu_wakeup_info_t *)
890 1.7 matt (intptr_t)scratch_7;
891 1.19 maya end = wip->entry.gp - (wip->master_cpu & (PAGE_SIZE * 2));
892 1.7 matt
893 1.7 matt if (wip->valid == 1) {
894 1.7 matt rcp->rc_cpu_wakeup_end = (const void *)end;
895 1.7 matt rcp->rc_cpu_wakeup_info = wip;
896 1.7 matt }
897 1.7 matt };
898 1.7 matt
899 1.7 matt #ifdef MACHDEP_DEBUG
900 1.7 matt static void
901 1.7 matt rmixl_wakeup_info_print(volatile rmixlfw_cpu_wakeup_info_t *wip)
902 1.7 matt {
903 1.7 matt int i;
904 1.7 matt
905 1.7 matt printf("%s: wip %p, size %lu\n", __func__, wip, sizeof(*wip));
906 1.7 matt
907 1.7 matt printf("cpu_status %#x\n", wip->cpu_status);
908 1.7 matt printf("valid: %d\n", wip->valid);
909 1.7 matt printf("entry: addr %#x, args %#x, sp %#"PRIx64", gp %#"PRIx64"\n",
910 1.7 matt wip->entry.addr,
911 1.7 matt wip->entry.args,
912 1.7 matt wip->entry.sp,
913 1.7 matt wip->entry.gp);
914 1.7 matt printf("master_cpu %d\n", wip->master_cpu);
915 1.7 matt printf("master_cpu_mask %#x\n", wip->master_cpu_mask);
916 1.7 matt printf("buddy_cpu_mask %#x\n", wip->buddy_cpu_mask);
917 1.7 matt printf("psb_os_cpu_map %#x\n", wip->psb_os_cpu_map);
918 1.7 matt printf("argc %d\n", wip->argc);
919 1.7 matt printf("argv:");
920 1.7 matt for (i=0; i < wip->argc; i++)
921 1.7 matt printf(" %#x", wip->argv[i]);
922 1.7 matt printf("\n");
923 1.7 matt printf("valid_tlb_entries %d\n", wip->valid_tlb_entries);
924 1.7 matt printf("tlb_map:\n");
925 1.7 matt for (i=0; i < wip->valid_tlb_entries; i++) {
926 1.7 matt volatile const struct lib_cpu_tlb_mapping *m =
927 1.7 matt &wip->tlb_map[i];
928 1.7 matt printf(" %d", m->page_size);
929 1.7 matt printf(", %d", m->asid);
930 1.7 matt printf(", %d", m->coherency);
931 1.7 matt printf(", %d", m->coherency);
932 1.7 matt printf(", %d", m->attr);
933 1.7 matt printf(", %#x", m->virt);
934 1.7 matt printf(", %#"PRIx64"\n", m->phys);
935 1.7 matt }
936 1.7 matt printf("elf segs:\n");
937 1.7 matt for (i=0; i < MAX_ELF_SEGMENTS; i++) {
938 1.7 matt volatile const struct core_segment_info *e =
939 1.7 matt &wip->seg_info[i];
940 1.7 matt printf(" %#"PRIx64"", e->vaddr);
941 1.7 matt printf(", %#"PRIx64"", e->memsz);
942 1.7 matt printf(", %#x\n", e->flags);
943 1.7 matt }
944 1.7 matt printf("envc %d\n", wip->envc);
945 1.7 matt for (i=0; i < wip->envc; i++)
946 1.7 matt printf(" %#x \"%s\"", wip->envs[i],
947 1.7 matt (char *)(intptr_t)(int32_t)(wip->envs[i]));
948 1.7 matt printf("\n");
949 1.7 matt printf("app_mode %d\n", wip->app_mode);
950 1.7 matt printf("printk_lock %#x\n", wip->printk_lock);
951 1.7 matt printf("kseg_master %d\n", wip->kseg_master);
952 1.7 matt printf("kuseg_reentry_function %#x\n", wip->kuseg_reentry_function);
953 1.7 matt printf("kuseg_reentry_args %#x\n", wip->kuseg_reentry_args);
954 1.7 matt printf("app_shared_mem_addr %#"PRIx64"\n", wip->app_shared_mem_addr);
955 1.7 matt printf("app_shared_mem_size %#"PRIx64"\n", wip->app_shared_mem_size);
956 1.7 matt printf("app_shared_mem_orig %#"PRIx64"\n", wip->app_shared_mem_orig);
957 1.7 matt printf("loader_lock %#x\n", wip->loader_lock);
958 1.7 matt printf("global_wakeup_mask %#x\n", wip->global_wakeup_mask);
959 1.7 matt printf("unused_0 %#x\n", wip->unused_0);
960 1.7 matt }
961 1.7 matt #endif /* MACHDEP_DEBUG */
962 1.7 matt #endif /* MULTIPROCESSOR */
963 1.7 matt
964 1.2 matt void
965 1.2 matt consinit(void)
966 1.2 matt {
967 1.2 matt
968 1.2 matt /*
969 1.2 matt * Everything related to console initialization is done
970 1.2 matt * in mach_init().
971 1.2 matt */
972 1.2 matt }
973 1.2 matt
974 1.2 matt /*
975 1.2 matt * Allocate memory for variable-sized tables,
976 1.2 matt */
977 1.2 matt void
978 1.11 matt cpu_startup(void)
979 1.2 matt {
980 1.2 matt /*
981 1.2 matt * Virtual memory is bootstrapped -- notify the bus spaces
982 1.2 matt * that memory allocation is now safe.
983 1.2 matt */
984 1.2 matt rmixl_configuration.rc_mallocsafe = 1;
985 1.2 matt
986 1.17 matt /* Do the usual stuff */
987 1.17 matt cpu_startup_common();
988 1.2 matt }
989 1.2 matt
990 1.2 matt int waittime = -1;
991 1.2 matt
992 1.2 matt void
993 1.3 rmind cpu_reboot(int howto, char *bootstr)
994 1.2 matt {
995 1.2 matt
996 1.2 matt /* Take a snapshot before clobbering any registers. */
997 1.16 matt savectx(lwp_getpcb(curlwp));
998 1.2 matt
999 1.2 matt if (cold) {
1000 1.2 matt howto |= RB_HALT;
1001 1.2 matt goto haltsys;
1002 1.2 matt }
1003 1.2 matt
1004 1.2 matt /* If "always halt" was specified as a boot flag, obey. */
1005 1.2 matt if (boothowto & RB_HALT)
1006 1.2 matt howto |= RB_HALT;
1007 1.2 matt
1008 1.2 matt boothowto = howto;
1009 1.2 matt if ((howto & RB_NOSYNC) == 0 && (waittime < 0)) {
1010 1.2 matt waittime = 0;
1011 1.2 matt vfs_shutdown();
1012 1.2 matt
1013 1.2 matt /*
1014 1.2 matt * If we've been adjusting the clock, the todr
1015 1.2 matt * will be out of synch; adjust it now.
1016 1.2 matt */
1017 1.2 matt resettodr();
1018 1.2 matt }
1019 1.2 matt
1020 1.2 matt splhigh();
1021 1.2 matt
1022 1.2 matt if (howto & RB_DUMP)
1023 1.2 matt dumpsys();
1024 1.2 matt
1025 1.2 matt haltsys:
1026 1.2 matt doshutdownhooks();
1027 1.2 matt
1028 1.2 matt if (howto & RB_HALT) {
1029 1.2 matt printf("\n");
1030 1.2 matt printf("The operating system has halted.\n");
1031 1.2 matt printf("Please press any key to reboot.\n\n");
1032 1.2 matt cnpollc(1); /* For proper keyboard command handling */
1033 1.2 matt cngetc();
1034 1.2 matt cnpollc(0);
1035 1.2 matt }
1036 1.2 matt
1037 1.2 matt printf("rebooting...\n\n");
1038 1.2 matt
1039 1.7 matt rmixl_reset();
1040 1.2 matt }
1041 1.2 matt
1042 1.2 matt /*
1043 1.2 matt * goodbye world
1044 1.2 matt */
1045 1.2 matt void __attribute__((__noreturn__))
1046 1.7 matt rmixl_reset(void)
1047 1.2 matt {
1048 1.7 matt uint32_t r;
1049 1.7 matt
1050 1.7 matt r = RMIXL_IOREG_READ(RMIXL_IO_DEV_GPIO + RMIXL_GPIO_RESET);
1051 1.7 matt r |= RMIXL_GPIO_RESET_RESET;
1052 1.7 matt RMIXL_IOREG_WRITE(RMIXL_IO_DEV_GPIO + RMIXL_GPIO_RESET, r);
1053 1.7 matt
1054 1.7 matt printf("soft reset failed, spinning...\n");
1055 1.2 matt for (;;);
1056 1.2 matt }
1057