Home | History | Annotate | Line # | Download | only in ev64260
machdep.c revision 1.17
      1  1.17      scw /*	$NetBSD: machdep.c,v 1.17 2005/06/03 11:17:42 scw Exp $	*/
      2   1.1     matt 
      3   1.1     matt /*
      4   1.1     matt  * Copyright (C) 1995, 1996 Wolfgang Solfrank.
      5   1.1     matt  * Copyright (C) 1995, 1996 TooLs GmbH.
      6   1.1     matt  * All rights reserved.
      7   1.1     matt  *
      8   1.1     matt  * Redistribution and use in source and binary forms, with or without
      9   1.1     matt  * modification, are permitted provided that the following conditions
     10   1.1     matt  * are met:
     11   1.1     matt  * 1. Redistributions of source code must retain the above copyright
     12   1.1     matt  *    notice, this list of conditions and the following disclaimer.
     13   1.1     matt  * 2. Redistributions in binary form must reproduce the above copyright
     14   1.1     matt  *    notice, this list of conditions and the following disclaimer in the
     15   1.1     matt  *    documentation and/or other materials provided with the distribution.
     16   1.1     matt  * 3. All advertising materials mentioning features or use of this software
     17   1.1     matt  *    must display the following acknowledgement:
     18   1.1     matt  *	This product includes software developed by TooLs GmbH.
     19   1.1     matt  * 4. The name of TooLs GmbH may not be used to endorse or promote products
     20   1.1     matt  *    derived from this software without specific prior written permission.
     21   1.1     matt  *
     22   1.1     matt  * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
     23   1.1     matt  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     24   1.1     matt  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     25   1.1     matt  * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
     26   1.1     matt  * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
     27   1.1     matt  * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
     28   1.1     matt  * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
     29   1.1     matt  * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
     30   1.1     matt  * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
     31   1.1     matt  * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     32   1.1     matt  */
     33  1.13    lukem 
     34  1.13    lukem #include <sys/cdefs.h>
     35  1.17      scw __KERNEL_RCSID(0, "$NetBSD: machdep.c,v 1.17 2005/06/03 11:17:42 scw Exp $");
     36   1.1     matt 
     37   1.1     matt #include "opt_marvell.h"
     38   1.8     matt #include "opt_ev64260.h"
     39   1.1     matt #include "opt_compat_netbsd.h"
     40   1.1     matt #include "opt_ddb.h"
     41   1.1     matt #include "opt_inet.h"
     42   1.1     matt #include "opt_ccitt.h"
     43   1.1     matt #include "opt_iso.h"
     44   1.1     matt #include "opt_ns.h"
     45   1.1     matt #include "opt_ipkdb.h"
     46   1.1     matt 
     47   1.1     matt #include <sys/param.h>
     48   1.1     matt #include <sys/conf.h>
     49   1.1     matt #include <sys/device.h>
     50   1.1     matt #include <sys/kernel.h>
     51   1.1     matt #include <sys/malloc.h>
     52   1.1     matt #include <sys/mount.h>
     53   1.1     matt #include <sys/msgbuf.h>
     54   1.1     matt #include <sys/proc.h>
     55   1.1     matt #include <sys/reboot.h>
     56   1.4     matt #include <sys/extent.h>
     57   1.1     matt #include <sys/syslog.h>
     58   1.1     matt #include <sys/systm.h>
     59   1.6     matt #include <sys/termios.h>
     60  1.11    ragge #include <sys/ksyms.h>
     61   1.1     matt 
     62   1.1     matt #include <uvm/uvm.h>
     63   1.1     matt #include <uvm/uvm_extern.h>
     64   1.1     matt 
     65   1.1     matt #include <net/netisr.h>
     66   1.1     matt 
     67   1.1     matt #include <machine/bus.h>
     68   1.1     matt #include <machine/db_machdep.h>
     69   1.1     matt #include <machine/intr.h>
     70   1.1     matt #include <machine/pmap.h>
     71   1.1     matt #include <machine/powerpc.h>
     72   1.1     matt #include <machine/trap.h>
     73   1.1     matt 
     74   1.1     matt #include <powerpc/oea/bat.h>
     75   1.1     matt #include <powerpc/marvell/watchdog.h>
     76   1.1     matt 
     77   1.1     matt #include <ddb/db_extern.h>
     78   1.1     matt 
     79   1.1     matt #include <dev/cons.h>
     80   1.1     matt 
     81   1.1     matt #include "vga.h"
     82   1.1     matt #if (NVGA > 0)
     83   1.1     matt #include <dev/ic/mc6845reg.h>
     84   1.1     matt #include <dev/ic/pcdisplayvar.h>
     85   1.1     matt #include <dev/ic/vgareg.h>
     86   1.1     matt #include <dev/ic/vgavar.h>
     87   1.1     matt #endif
     88   1.1     matt 
     89   1.1     matt #include "isa.h"
     90   1.1     matt #if (NISA > 0)
     91   1.1     matt void isa_intr_init(void);
     92   1.1     matt #endif
     93   1.1     matt 
     94   1.1     matt #include "com.h"
     95   1.1     matt #if (NCOM > 0)
     96   1.1     matt #include <dev/ic/comreg.h>
     97   1.1     matt #include <dev/ic/comvar.h>
     98   1.1     matt #endif
     99   1.1     matt 
    100   1.2     matt #include <dev/marvell/gtreg.h>
    101   1.1     matt #include <dev/marvell/gtvar.h>
    102   1.8     matt #include <dev/marvell/gtethreg.h>
    103   1.1     matt 
    104   1.6     matt #include "gtmpsc.h"
    105   1.6     matt #if (NGTMPSC > 0)
    106   1.6     matt #include <dev/marvell/gtsdmareg.h>
    107   1.6     matt #include <dev/marvell/gtmpscreg.h>
    108   1.6     matt #include <dev/marvell/gtmpscvar.h>
    109   1.6     matt #endif
    110   1.6     matt 
    111  1.11    ragge #include "ksyms.h"
    112  1.11    ragge 
    113   1.1     matt /*
    114   1.1     matt  * Global variables used here and there
    115   1.1     matt  */
    116   1.1     matt extern struct user *proc0paddr;
    117   1.1     matt 
    118   1.1     matt #define	PMONMEMREGIONS	32
    119   1.1     matt struct mem_region physmemr[PMONMEMREGIONS], availmemr[PMONMEMREGIONS];
    120   1.1     matt 
    121   1.1     matt char *bootpath;
    122   1.1     matt 
    123   1.1     matt void initppc(u_int, u_int, u_int, void *); /* Called from locore */
    124   1.1     matt void strayintr(int);
    125   1.1     matt int lcsplx(int);
    126   1.4     matt void gt_bus_space_init(void);
    127   1.8     matt void gt_find_memory(bus_space_tag_t, bus_space_handle_t, paddr_t);
    128   1.8     matt void gt_halt(bus_space_tag_t, bus_space_handle_t);
    129   1.5     matt void return_to_dink(int);
    130   1.5     matt void calc_delayconst(void);
    131   1.4     matt 
    132   1.8     matt void kcomcnputs(dev_t, const char *);
    133   1.8     matt 
    134   1.4     matt struct powerpc_bus_space gt_pci0_mem_bs_tag = {
    135   1.4     matt 	_BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_MEM_TYPE,
    136   1.4     matt 	0x00000000, 0x00000000, 0x00000000,
    137   1.4     matt };
    138   1.4     matt struct powerpc_bus_space gt_pci0_io_bs_tag = {
    139   1.4     matt 	_BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_IO_TYPE,
    140   1.4     matt 	0x00000000, 0x00000000, 0x00000000,
    141   1.4     matt };
    142   1.4     matt struct powerpc_bus_space gt_pci1_mem_bs_tag = {
    143   1.4     matt 	_BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_MEM_TYPE,
    144   1.4     matt 	0x00000000, 0x00000000, 0x00000000,
    145   1.4     matt };
    146   1.4     matt struct powerpc_bus_space gt_pci1_io_bs_tag = {
    147   1.4     matt 	_BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_IO_TYPE,
    148   1.4     matt 	0x00000000, 0x00000000, 0x00000000,
    149   1.4     matt };
    150   1.8     matt struct powerpc_bus_space gt_obio0_bs_tag = {
    151   1.8     matt 	_BUS_SPACE_BIG_ENDIAN|_BUS_SPACE_MEM_TYPE|OBIO0_STRIDE,
    152   1.8     matt 	0x00000000, 0x00000000, 0x00000000,
    153   1.8     matt };
    154   1.8     matt struct powerpc_bus_space gt_obio1_bs_tag = {
    155   1.8     matt 	_BUS_SPACE_BIG_ENDIAN|_BUS_SPACE_MEM_TYPE|OBIO1_STRIDE,
    156   1.8     matt 	0x00000000, 0x00000000, 0x00000000,
    157   1.8     matt };
    158   1.4     matt struct powerpc_bus_space gt_obio2_bs_tag = {
    159   1.8     matt 	_BUS_SPACE_BIG_ENDIAN|_BUS_SPACE_MEM_TYPE|OBIO2_STRIDE,
    160   1.8     matt 	0x00000000, 0x00000000, 0x00000000,
    161   1.8     matt };
    162   1.8     matt struct powerpc_bus_space gt_obio3_bs_tag = {
    163   1.8     matt 	_BUS_SPACE_BIG_ENDIAN|_BUS_SPACE_MEM_TYPE|OBIO3_STRIDE,
    164   1.8     matt 	0x00000000, 0x00000000, 0x00000000,
    165   1.8     matt };
    166   1.8     matt struct powerpc_bus_space gt_bootcs_bs_tag = {
    167   1.8     matt 	_BUS_SPACE_BIG_ENDIAN|_BUS_SPACE_MEM_TYPE,
    168   1.4     matt 	0x00000000, 0x00000000, 0x00000000,
    169   1.4     matt };
    170   1.4     matt struct powerpc_bus_space gt_mem_bs_tag = {
    171   1.4     matt 	_BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_MEM_TYPE,
    172   1.4     matt 	GT_BASE, 0x00000000, 0x00010000,
    173   1.4     matt };
    174   1.4     matt 
    175   1.4     matt bus_space_handle_t gt_memh;
    176   1.4     matt 
    177   1.8     matt struct powerpc_bus_space *obio_bs_tags[5] = {
    178   1.8     matt 	&gt_obio0_bs_tag, &gt_obio1_bs_tag, &gt_obio2_bs_tag,
    179   1.9     matt 	&gt_obio3_bs_tag, &gt_bootcs_bs_tag
    180   1.4     matt };
    181   1.1     matt 
    182   1.8     matt static char ex_storage[10][EXTENT_FIXED_STORAGE_SIZE(8)]
    183   1.4     matt     __attribute__((aligned(8)));
    184   1.4     matt 
    185   1.8     matt const struct gt_decode_info {
    186   1.8     matt 	bus_addr_t low_decode;
    187   1.8     matt 	bus_addr_t high_decode;
    188   1.8     matt } decode_regs[] = {
    189   1.8     matt     {	GT_SCS0_Low_Decode,	GT_SCS0_High_Decode },
    190   1.8     matt     {	GT_SCS1_Low_Decode,	GT_SCS1_High_Decode },
    191   1.8     matt     {	GT_SCS2_Low_Decode,	GT_SCS2_High_Decode },
    192   1.8     matt     {	GT_SCS3_Low_Decode,	GT_SCS3_High_Decode },
    193   1.8     matt     {	GT_CS0_Low_Decode,	GT_CS0_High_Decode },
    194   1.8     matt     {	GT_CS1_Low_Decode,	GT_CS1_High_Decode },
    195   1.8     matt     {	GT_CS2_Low_Decode,	GT_CS2_High_Decode },
    196   1.8     matt     {	GT_CS3_Low_Decode,	GT_CS3_High_Decode },
    197   1.8     matt     {	GT_BootCS_Low_Decode,	GT_BootCS_High_Decode },
    198   1.1     matt };
    199   1.1     matt 
    200   1.1     matt void
    201   1.1     matt initppc(startkernel, endkernel, args, btinfo)
    202   1.1     matt 	u_int startkernel, endkernel, args;
    203   1.1     matt 	void *btinfo;
    204   1.1     matt {
    205   1.8     matt 	oea_batinit(0xf0000000, BAT_BL_256M);
    206   1.8     matt 	oea_init((void (*)(void))ext_intr);
    207   1.1     matt 
    208   1.8     matt 	calc_delayconst();			/* Set CPU clock */
    209   1.1     matt 
    210   1.8     matt 	DELAY(100000);
    211   1.1     matt 
    212   1.4     matt 	gt_bus_space_init();
    213  1.10  thorpej 	gt_find_memory(&gt_mem_bs_tag, gt_memh, roundup(endkernel, PAGE_SIZE));
    214   1.8     matt 	gt_halt(&gt_mem_bs_tag, gt_memh);
    215   1.1     matt 
    216   1.8     matt 	/*
    217   1.8     matt 	 * Now that we known how much memory, reinit the bats.
    218   1.8     matt 	 */
    219   1.8     matt 	oea_batinit(0xf0000000, BAT_BL_256M);
    220   1.5     matt 
    221   1.4     matt 	consinit();
    222   1.1     matt 
    223   1.1     matt #if (NISA > 0)
    224   1.1     matt 	isa_intr_init();
    225   1.1     matt #endif
    226   1.1     matt 
    227   1.1     matt         /*
    228   1.1     matt 	 * Set the page size.
    229   1.1     matt 	 */
    230   1.1     matt 	uvm_setpagesize();
    231   1.1     matt 
    232   1.1     matt 	/*
    233   1.1     matt 	 * Initialize pmap module.
    234   1.1     matt 	 */
    235   1.1     matt 	pmap_bootstrap(startkernel, endkernel);
    236   1.1     matt 
    237  1.11    ragge #if NKSYMS || defined(DDB) || defined(LKM)
    238   1.8     matt 	{
    239   1.8     matt 		extern void *startsym, *endsym;
    240  1.11    ragge 		ksyms_init((int)((u_int)endsym - (u_int)startsym),
    241   1.8     matt 		    startsym, endsym);
    242   1.8     matt 	}
    243   1.1     matt #endif
    244   1.1     matt #ifdef IPKDB
    245   1.1     matt 	/*
    246   1.1     matt 	 * Now trap to IPKDB
    247   1.1     matt 	 */
    248   1.1     matt 	ipkdb_init();
    249   1.1     matt 	if (boothowto & RB_KDB)
    250   1.1     matt 		ipkdb_connect(0);
    251   1.1     matt #endif
    252   1.1     matt }
    253   1.1     matt 
    254   1.1     matt void
    255   1.8     matt mem_regions(struct mem_region **mem, struct mem_region **avail)
    256   1.1     matt {
    257   1.1     matt 	*mem = physmemr;
    258   1.1     matt 	*avail = availmemr;
    259   1.1     matt }
    260   1.1     matt 
    261   1.8     matt static __inline void
    262   1.8     matt gt_record_memory(int j, paddr_t start, paddr_t end, paddr_t endkernel)
    263   1.8     matt {
    264   1.8     matt 	physmemr[j].start = start;
    265   1.8     matt 	physmemr[j].size = end - start;
    266   1.8     matt 	if (start < endkernel)
    267   1.8     matt 		start = endkernel;
    268   1.8     matt 	availmemr[j].start = start;
    269   1.8     matt 	availmemr[j].size = end - start;
    270   1.8     matt }
    271   1.8     matt 
    272   1.8     matt void
    273   1.8     matt gt_find_memory(bus_space_tag_t memt, bus_space_handle_t memh,
    274   1.8     matt 	paddr_t endkernel)
    275   1.8     matt {
    276  1.16     matt 	paddr_t start = ~0, end = 0;
    277   1.8     matt 	int i, j = 0, first = 1;
    278   1.8     matt 
    279   1.8     matt 	/*
    280   1.8     matt 	 * Round kernel end to a page boundary.
    281   1.8     matt 	 */
    282   1.8     matt 	for (i = 0; i < 4; i++) {
    283   1.8     matt 		paddr_t nstart, nend;
    284   1.8     matt 		nstart = GT_LowAddr_GET(bus_space_read_4(&gt_mem_bs_tag,
    285   1.8     matt 		    gt_memh, decode_regs[i].low_decode));
    286   1.8     matt 		nend = GT_HighAddr_GET(bus_space_read_4(&gt_mem_bs_tag,
    287   1.8     matt 		    gt_memh, decode_regs[i].high_decode)) + 1;
    288   1.8     matt 		if (nstart >= nend)
    289   1.8     matt 			continue;
    290   1.8     matt 		if (first) {
    291   1.8     matt 			/*
    292   1.8     matt 			 * First entry?  Just remember it.
    293   1.8     matt 			 */
    294   1.8     matt 			start = nstart;
    295   1.8     matt 			end  = nend;
    296   1.8     matt 			first = 0;
    297   1.8     matt 		} else if (nstart == end) {
    298   1.8     matt 			/*
    299   1.8     matt 			 * Contiguous?  Just update the end.
    300   1.8     matt 			 */
    301   1.8     matt 			end = nend;
    302   1.8     matt 		} else {
    303   1.8     matt 			/*
    304   1.8     matt 			 * Disjoint?  record it.
    305   1.8     matt 			 */
    306   1.8     matt 			gt_record_memory(j, start, end, endkernel);
    307   1.8     matt 			start = nstart;
    308   1.8     matt 			end = nend;
    309   1.8     matt 			j++;
    310   1.8     matt 		}
    311   1.8     matt 	}
    312   1.8     matt 	gt_record_memory(j, start, end, endkernel);
    313   1.8     matt }
    314   1.8     matt 
    315   1.1     matt /*
    316   1.1     matt  * Machine dependent startup code.
    317   1.1     matt  */
    318   1.1     matt void
    319   1.8     matt cpu_startup(void)
    320   1.1     matt {
    321   1.1     matt 	register_t msr;
    322   1.1     matt 
    323   1.1     matt 	oea_startup(NULL);
    324   1.1     matt 
    325   1.1     matt 	/*
    326   1.1     matt 	 * Now that we have VM, malloc()s are OK in bus_space.
    327   1.1     matt 	 */
    328   1.3     matt 	bus_space_mallocok();
    329   1.1     matt 
    330   1.1     matt 	/*
    331   1.1     matt 	 * Now allow hardware interrupts.
    332   1.1     matt 	 */
    333   1.1     matt 	splhigh();
    334   1.1     matt 	__asm __volatile ("mfmsr %0; ori %0,%0,%1; mtmsr %0"
    335   1.1     matt 	    :	"=r"(msr)
    336   1.1     matt 	    :	"K"(PSL_EE));
    337   1.1     matt }
    338   1.1     matt 
    339   1.1     matt /*
    340   1.1     matt  * consinit
    341   1.1     matt  * Initialize system console.
    342   1.1     matt  */
    343   1.1     matt void
    344   1.8     matt consinit(void)
    345   1.1     matt {
    346   1.6     matt #ifdef MPSC_CONSOLE
    347   1.6     matt 	/* PMON using MPSC0 @ 9600 */
    348   1.8     matt 	gtmpsccnattach(&gt_mem_bs_tag, gt_memh, MPSC_CONSOLE, 9600,
    349   1.6     matt 	    (TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8);
    350   1.6     matt #else
    351   1.4     matt 	/* PPCBOOT using COM1 @ 57600 */
    352  1.12  thorpej 	comcnattach(&gt_obio2_bs_tag, 0, 57600,
    353  1.12  thorpej 	    COM_FREQ*2, COM_TYPE_NORMAL,
    354   1.4     matt 	    (TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8);
    355   1.4     matt #endif
    356   1.1     matt }
    357   1.1     matt 
    358   1.1     matt /*
    359   1.1     matt  * Stray interrupts.
    360   1.1     matt  */
    361   1.1     matt void
    362   1.1     matt strayintr(int irq)
    363   1.1     matt {
    364   1.1     matt 	log(LOG_ERR, "stray interrupt %d\n", irq);
    365   1.1     matt }
    366   1.1     matt 
    367   1.1     matt /*
    368   1.1     matt  * Halt or reboot the machine after syncing/dumping according to howto.
    369   1.1     matt  */
    370   1.1     matt void
    371   1.8     matt cpu_reboot(int howto, char *what)
    372   1.1     matt {
    373   1.1     matt 	static int syncing;
    374   1.1     matt 	static char str[256];
    375   1.1     matt 	char *ap = str, *ap1 = ap;
    376   1.1     matt 
    377   1.1     matt 	boothowto = howto;
    378   1.1     matt 	if (!cold && !(howto & RB_NOSYNC) && !syncing) {
    379   1.1     matt 		syncing = 1;
    380   1.1     matt 		vfs_shutdown();		/* sync */
    381   1.1     matt 		resettodr();		/* set wall clock */
    382   1.1     matt 	}
    383   1.1     matt 	splhigh();
    384   1.1     matt 	if (howto & RB_HALT) {
    385   1.1     matt 		doshutdownhooks();
    386   1.1     matt 		printf("halted\n\n");
    387   1.1     matt 		cnhalt();
    388   1.1     matt 		while(1);
    389   1.1     matt 	}
    390   1.1     matt 	if (!cold && (howto & RB_DUMP))
    391   1.1     matt 		oea_dumpsys();
    392   1.1     matt 	doshutdownhooks();
    393   1.1     matt 	printf("rebooting\n\n");
    394   1.1     matt 	if (what && *what) {
    395   1.1     matt 		if (strlen(what) > sizeof str - 5)
    396   1.1     matt 			printf("boot string too large, ignored\n");
    397   1.1     matt 		else {
    398   1.1     matt 			strcpy(str, what);
    399   1.1     matt 			ap1 = ap = str + strlen(str);
    400   1.1     matt 			*ap++ = ' ';
    401   1.1     matt 		}
    402   1.1     matt 	}
    403   1.1     matt 	*ap++ = '-';
    404   1.1     matt 	if (howto & RB_SINGLE)
    405   1.1     matt 		*ap++ = 's';
    406   1.1     matt 	if (howto & RB_KDB)
    407   1.1     matt 		*ap++ = 'd';
    408   1.1     matt 	*ap++ = 0;
    409   1.1     matt 	if (ap[-2] == '-')
    410   1.1     matt 		*ap1 = 0;
    411   1.1     matt #if 0
    412   1.1     matt 	{
    413   1.1     matt 		void mvpppc_reboot(void);
    414   1.1     matt 		mvpppc_reboot();
    415   1.1     matt 	}
    416   1.1     matt #endif
    417   1.1     matt 	gt_watchdog_reset();
    418   1.1     matt 	/* NOTREACHED */
    419   1.1     matt 	while (1);
    420   1.1     matt }
    421   1.1     matt 
    422   1.1     matt int
    423   1.8     matt lcsplx(int ipl)
    424   1.1     matt {
    425   1.1     matt 	return spllower(ipl);
    426   1.1     matt }
    427   1.1     matt 
    428   1.8     matt void
    429  1.17      scw gt_halt(bus_space_tag_t memt, bus_space_handle_t memh)
    430   1.8     matt {
    431   1.8     matt 	int i;
    432   1.8     matt 	u_int32_t data;
    433   1.8     matt 
    434   1.9     matt 	/*
    435   1.9     matt 	 * Shut down the MPSC ports
    436   1.9     matt 	 */
    437   1.9     matt 	for (i = 0; i < 2; i++) {
    438  1.17      scw 		bus_space_write_4(memt, memh,
    439   1.9     matt 		    SDMA_U_SDCM(i), SDMA_SDCM_AR|SDMA_SDCM_AT);
    440   1.9     matt 		for (;;) {
    441  1.17      scw 			data = bus_space_read_4(memt, memh,
    442   1.9     matt 			    SDMA_U_SDCM(i));
    443   1.9     matt 			if (((SDMA_SDCM_AR|SDMA_SDCM_AT) & data) == 0)
    444   1.9     matt 				break;
    445   1.9     matt 		}
    446   1.9     matt 	}
    447   1.9     matt 
    448   1.8     matt 	/*
    449   1.8     matt 	 * Shut down the Ethernets
    450   1.8     matt 	 */
    451   1.8     matt 	for (i = 0; i < 3; i++) {
    452  1.17      scw 		bus_space_write_4(memt, memh,
    453   1.8     matt 		    ETH_ESDCMR(2), ETH_ESDCMR_AR|ETH_ESDCMR_AT);
    454   1.8     matt 		for (;;) {
    455  1.17      scw 			data = bus_space_read_4(memt, memh,
    456   1.8     matt 			    ETH_ESDCMR(i));
    457   1.8     matt 			if (((ETH_ESDCMR_AR|ETH_ESDCMR_AT) & data) == 0)
    458   1.8     matt 				break;
    459   1.8     matt 		}
    460  1.17      scw 		data = bus_space_read_4(memt, memh, ETH_EPCR(i));
    461   1.8     matt 		data &= ~ETH_EPCR_EN;
    462  1.17      scw 		bus_space_write_4(memt, memh, ETH_EPCR(i), data);
    463   1.8     matt 	}
    464   1.8     matt }
    465   1.8     matt 
    466   1.1     matt int
    467   1.1     matt gtget_macaddr(struct gt_softc *gt, int macno, char *enaddr)
    468   1.1     matt {
    469   1.1     matt 	enaddr[0] = 0x02;
    470   1.1     matt 	enaddr[1] = 0x00;
    471   1.1     matt 	enaddr[2] = 0x04;
    472   1.1     matt 	enaddr[3] = 0x00;
    473   1.1     matt 	enaddr[4] = 0x00;
    474   1.1     matt 	enaddr[5] = 0x04 + macno;
    475   1.1     matt 
    476   1.1     matt 	return 0;
    477   1.1     matt }
    478   1.4     matt 
    479   1.4     matt void
    480   1.4     matt gt_bus_space_init(void)
    481   1.4     matt {
    482   1.4     matt 	bus_space_tag_t gt_memt = &gt_mem_bs_tag;
    483   1.8     matt 	const struct gt_decode_info *di;
    484   1.4     matt 	uint32_t datal, datah;
    485   1.4     matt 	int error;
    486   1.8     matt 	int bs = 0;
    487   1.8     matt 	int j;
    488   1.4     matt 
    489   1.4     matt 	error = bus_space_init(&gt_mem_bs_tag, "gtmem",
    490   1.8     matt 	    ex_storage[bs], sizeof(ex_storage[bs]));
    491   1.4     matt 
    492   1.8     matt 	error = bus_space_map(gt_memt, 0, 0x10000, 0, &gt_memh);
    493   1.4     matt 
    494   1.8     matt 	for (j = 0, di = &decode_regs[4]; j < 5; j++, di++) {
    495   1.8     matt 		struct powerpc_bus_space *memt = obio_bs_tags[j];
    496   1.8     matt 		datal = bus_space_read_4(gt_memt, gt_memh, di->low_decode);
    497   1.8     matt 		datah = bus_space_read_4(gt_memt, gt_memh, di->high_decode);
    498   1.8     matt 
    499   1.8     matt 		if (GT_LowAddr_GET(datal) >= GT_HighAddr_GET(datal)) {
    500   1.8     matt 			obio_bs_tags[j] = NULL;
    501   1.8     matt 			continue;
    502   1.8     matt 		}
    503   1.8     matt 		memt->pbs_offset = GT_LowAddr_GET(datal);
    504   1.8     matt 		memt->pbs_limit  = GT_HighAddr_GET(datah) + 1 -
    505   1.8     matt 		    memt->pbs_offset;
    506   1.8     matt 
    507   1.8     matt 		error = bus_space_init(memt, "obio2",
    508   1.8     matt 		    ex_storage[bs], sizeof(ex_storage[bs]));
    509   1.8     matt 		bs++;
    510   1.8     matt 	}
    511   1.4     matt 
    512   1.4     matt 	datal = bus_space_read_4(gt_memt, gt_memh, GT_PCI0_Mem0_Low_Decode);
    513   1.4     matt 	datah = bus_space_read_4(gt_memt, gt_memh, GT_PCI0_Mem0_High_Decode);
    514   1.9     matt #if defined(GT_PCI0_MEMBASE)
    515   1.9     matt 	datal &= ~0xfff;
    516   1.9     matt 	datal |= (GT_PCI0_MEMBASE >> 20);
    517   1.9     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI0_Mem0_Low_Decode, datal);
    518   1.9     matt #endif
    519   1.9     matt #if defined(GT_PCI0_MEMSIZE)
    520   1.9     matt 	datah &= ~0xfff;
    521   1.9     matt 	datah |= (GT_PCI0_MEMSIZE + GT_LowAddr_GET(datal) - 1)  >> 20;
    522   1.9     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI0_Mem0_High_Decode, datal);
    523   1.9     matt #endif
    524   1.4     matt 	gt_pci0_mem_bs_tag.pbs_base  = GT_LowAddr_GET(datal);
    525   1.4     matt 	gt_pci0_mem_bs_tag.pbs_limit = GT_HighAddr_GET(datah) + 1;
    526   1.4     matt 
    527   1.4     matt 	error = bus_space_init(&gt_pci0_mem_bs_tag, "pci0-mem",
    528   1.8     matt 	    ex_storage[bs], sizeof(ex_storage[bs]));
    529   1.8     matt 	bs++;
    530   1.4     matt 
    531   1.6     matt 	/*
    532   1.7     matt 	 * Make sure PCI0 Memory is BAT mapped.
    533   1.7     matt 	 */
    534   1.8     matt 	if (GT_LowAddr_GET(datal) < GT_HighAddr_GET(datal))
    535   1.8     matt 		oea_iobat_add(gt_pci0_mem_bs_tag.pbs_base & SEGMENT_MASK, BAT_BL_256M);
    536   1.7     matt 
    537   1.7     matt 	/*
    538   1.6     matt 	 * Make sure that I/O space start at 0.
    539   1.6     matt 	 */
    540   1.6     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI1_IO_Remap, 0);
    541   1.6     matt 
    542   1.4     matt 	datal = bus_space_read_4(gt_memt, gt_memh, GT_PCI0_IO_Low_Decode);
    543   1.4     matt 	datah = bus_space_read_4(gt_memt, gt_memh, GT_PCI0_IO_High_Decode);
    544   1.9     matt #if defined(GT_PCI0_IOBASE)
    545   1.9     matt 	datal &= ~0xfff;
    546   1.9     matt 	datal |= (GT_PCI0_IOBASE >> 20);
    547   1.9     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI0_IO_Low_Decode, datal);
    548   1.9     matt #endif
    549   1.9     matt #if defined(GT_PCI0_IOSIZE)
    550   1.9     matt 	datah &= ~0xfff;
    551   1.9     matt 	datah |= (GT_PCI0_IOSIZE + GT_LowAddr_GET(datal) - 1)  >> 20;
    552   1.9     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI0_IO_High_Decode, datal);
    553   1.9     matt #endif
    554   1.9     matt 	gt_pci0_io_bs_tag.pbs_offset = GT_LowAddr_GET(datal);
    555   1.4     matt 	gt_pci0_io_bs_tag.pbs_limit = GT_HighAddr_GET(datah) + 1 -
    556   1.4     matt 	    gt_pci0_io_bs_tag.pbs_offset;
    557   1.4     matt 
    558   1.4     matt 	error = bus_space_init(&gt_pci0_io_bs_tag, "pci0-ioport",
    559   1.8     matt 	    ex_storage[bs], sizeof(ex_storage[bs]));
    560   1.8     matt 	bs++;
    561   1.4     matt 
    562   1.4     matt #if 0
    563   1.4     matt 	error = extent_alloc_region(gt_pci0_io_bs_tag.pbs_extent,
    564   1.4     matt 	    0x10000, 0x7F0000, EX_NOWAIT);
    565   1.4     matt 	if (error)
    566   1.4     matt 		panic("gt_bus_space_init: can't block out reserved "
    567   1.4     matt 		    "I/O space 0x10000-0x7fffff: error=%d\n", error);
    568   1.4     matt #endif
    569   1.4     matt 
    570   1.4     matt 	datal = bus_space_read_4(gt_memt, gt_memh, GT_PCI1_Mem0_Low_Decode);
    571   1.4     matt 	datah = bus_space_read_4(gt_memt, gt_memh, GT_PCI1_Mem0_High_Decode);
    572   1.9     matt #if defined(GT_PCI1_MEMBASE)
    573   1.9     matt 	datal &= ~0xfff;
    574   1.9     matt 	datal |= (GT_PCI1_MEMBASE >> 20);
    575   1.9     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI1_Mem0_Low_Decode, datal);
    576   1.9     matt #endif
    577   1.9     matt #if defined(GT_PCI1_MEMSIZE)
    578   1.9     matt 	datah &= ~0xfff;
    579   1.9     matt 	datah |= (GT_PCI1_MEMSIZE + GT_LowAddr_GET(datal) - 1)  >> 20;
    580   1.9     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI1_Mem0_High_Decode, datal);
    581   1.9     matt #endif
    582   1.4     matt 	gt_pci1_mem_bs_tag.pbs_base  = GT_LowAddr_GET(datal);
    583   1.4     matt 	gt_pci1_mem_bs_tag.pbs_limit = GT_HighAddr_GET(datah) + 1;
    584   1.4     matt 
    585   1.4     matt 	error = bus_space_init(&gt_pci1_mem_bs_tag, "pci1-mem",
    586   1.8     matt 	    ex_storage[bs], sizeof(ex_storage[bs]));
    587   1.8     matt 	bs++;
    588   1.7     matt 
    589   1.7     matt 	/*
    590   1.7     matt 	 * Make sure PCI1 Memory is BAT mapped.
    591   1.7     matt 	 */
    592   1.8     matt 	if (GT_LowAddr_GET(datal) < GT_HighAddr_GET(datal))
    593   1.8     matt 		oea_iobat_add(gt_pci1_mem_bs_tag.pbs_base & SEGMENT_MASK, BAT_BL_256M);
    594   1.4     matt 
    595   1.6     matt 	/*
    596   1.6     matt 	 * Make sure that I/O space start at 0.
    597   1.6     matt 	 */
    598   1.6     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI1_IO_Remap, 0);
    599   1.6     matt 
    600   1.4     matt 	datal = bus_space_read_4(gt_memt, gt_memh, GT_PCI1_IO_Low_Decode);
    601   1.4     matt 	datah = bus_space_read_4(gt_memt, gt_memh, GT_PCI1_IO_High_Decode);
    602   1.9     matt #if defined(GT_PCI1_IOBASE)
    603   1.9     matt 	datal &= ~0xfff;
    604   1.9     matt 	datal |= (GT_PCI1_IOBASE >> 20);
    605   1.9     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI1_IO_Low_Decode, datal);
    606   1.9     matt #endif
    607   1.9     matt #if defined(GT_PCI1_IOSIZE)
    608   1.9     matt 	datah &= ~0xfff;
    609   1.9     matt 	datah |= (GT_PCI1_IOSIZE + GT_LowAddr_GET(datal) - 1)  >> 20;
    610   1.9     matt 	bus_space_write_4(gt_memt, gt_memh, GT_PCI1_IO_High_Decode, datal);
    611   1.9     matt #endif
    612   1.6     matt 	gt_pci1_io_bs_tag.pbs_offset = GT_LowAddr_GET(datal);
    613   1.6     matt 	gt_pci1_io_bs_tag.pbs_limit = GT_HighAddr_GET(datah) + 1 -
    614   1.6     matt 	    gt_pci1_io_bs_tag.pbs_offset;
    615   1.4     matt 
    616   1.4     matt 	error = bus_space_init(&gt_pci1_io_bs_tag, "pci1-ioport",
    617   1.8     matt 	    ex_storage[bs], sizeof(ex_storage[bs]));
    618   1.8     matt 	bs++;
    619   1.4     matt 
    620   1.4     matt #if 0
    621   1.4     matt 	error = extent_alloc_region(gt_pci1_io_bs_tag.pbs_extent,
    622   1.4     matt 	     0x10000, 0x7F0000, EX_NOWAIT);
    623   1.4     matt 	if (error)
    624   1.4     matt 		panic("gt_bus_space_init: can't block out reserved "
    625   1.4     matt 		    "I/O space 0x10000-0x7fffff: error=%d\n", error);
    626   1.4     matt #endif
    627   1.4     matt }
    628