machdep.c revision 1.6 1 1.6 matt /* $NetBSD: machdep.c,v 1.6 2003/03/18 14:59:12 matt Exp $ */
2 1.1 matt
3 1.1 matt /*
4 1.1 matt * Copyright (C) 1995, 1996 Wolfgang Solfrank.
5 1.1 matt * Copyright (C) 1995, 1996 TooLs GmbH.
6 1.1 matt * All rights reserved.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.1 matt * must display the following acknowledgement:
18 1.1 matt * This product includes software developed by TooLs GmbH.
19 1.1 matt * 4. The name of TooLs GmbH may not be used to endorse or promote products
20 1.1 matt * derived from this software without specific prior written permission.
21 1.1 matt *
22 1.1 matt * THIS SOFTWARE IS PROVIDED BY TOOLS GMBH ``AS IS'' AND ANY EXPRESS OR
23 1.1 matt * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 matt * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 matt * IN NO EVENT SHALL TOOLS GMBH BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
26 1.1 matt * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
27 1.1 matt * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS;
28 1.1 matt * OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
29 1.1 matt * WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR
30 1.1 matt * OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF
31 1.1 matt * ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 matt */
33 1.1 matt
34 1.1 matt #include "opt_marvell.h"
35 1.1 matt #include "opt_compat_netbsd.h"
36 1.1 matt #include "opt_ddb.h"
37 1.1 matt #include "opt_inet.h"
38 1.1 matt #include "opt_ccitt.h"
39 1.1 matt #include "opt_iso.h"
40 1.1 matt #include "opt_ns.h"
41 1.1 matt #include "opt_ipkdb.h"
42 1.1 matt
43 1.1 matt #include <sys/param.h>
44 1.1 matt #include <sys/conf.h>
45 1.1 matt #include <sys/device.h>
46 1.1 matt #include <sys/kernel.h>
47 1.1 matt #include <sys/malloc.h>
48 1.1 matt #include <sys/mount.h>
49 1.1 matt #include <sys/msgbuf.h>
50 1.1 matt #include <sys/proc.h>
51 1.1 matt #include <sys/reboot.h>
52 1.4 matt #include <sys/extent.h>
53 1.1 matt #include <sys/syslog.h>
54 1.1 matt #include <sys/systm.h>
55 1.6 matt #include <sys/termios.h>
56 1.1 matt
57 1.1 matt #include <uvm/uvm.h>
58 1.1 matt #include <uvm/uvm_extern.h>
59 1.1 matt
60 1.1 matt #include <net/netisr.h>
61 1.1 matt
62 1.1 matt #include <machine/bus.h>
63 1.1 matt #include <machine/db_machdep.h>
64 1.1 matt #include <machine/intr.h>
65 1.1 matt #include <machine/pmap.h>
66 1.1 matt #include <machine/powerpc.h>
67 1.1 matt #include <machine/trap.h>
68 1.1 matt
69 1.1 matt #include <powerpc/oea/bat.h>
70 1.1 matt #include <powerpc/marvell/watchdog.h>
71 1.1 matt
72 1.1 matt #include <ddb/db_extern.h>
73 1.1 matt
74 1.1 matt #include <dev/cons.h>
75 1.1 matt
76 1.1 matt #include "vga.h"
77 1.1 matt #if (NVGA > 0)
78 1.1 matt #include <dev/ic/mc6845reg.h>
79 1.1 matt #include <dev/ic/pcdisplayvar.h>
80 1.1 matt #include <dev/ic/vgareg.h>
81 1.1 matt #include <dev/ic/vgavar.h>
82 1.1 matt #endif
83 1.1 matt
84 1.1 matt #include "isa.h"
85 1.1 matt #if (NISA > 0)
86 1.1 matt void isa_intr_init(void);
87 1.1 matt #endif
88 1.1 matt
89 1.1 matt #include "pckbc.h"
90 1.1 matt #if (NPCKBC > 0)
91 1.1 matt #include <dev/isa/isareg.h>
92 1.1 matt #include <dev/ic/i8042reg.h>
93 1.1 matt #include <dev/ic/pckbcvar.h>
94 1.1 matt #endif
95 1.1 matt
96 1.1 matt #include "com.h"
97 1.1 matt #if (NCOM > 0)
98 1.1 matt #include <dev/ic/comreg.h>
99 1.1 matt #include <dev/ic/comvar.h>
100 1.1 matt #endif
101 1.1 matt
102 1.2 matt #include <dev/marvell/gtreg.h>
103 1.1 matt #include <dev/marvell/gtvar.h>
104 1.1 matt
105 1.6 matt #include "gtmpsc.h"
106 1.6 matt #if (NGTMPSC > 0)
107 1.6 matt #include <dev/marvell/gtsdmareg.h>
108 1.6 matt #include <dev/marvell/gtmpscreg.h>
109 1.6 matt #include <dev/marvell/gtmpscvar.h>
110 1.6 matt #endif
111 1.6 matt
112 1.1 matt /*
113 1.1 matt * Global variables used here and there
114 1.1 matt */
115 1.1 matt extern struct user *proc0paddr;
116 1.1 matt
117 1.1 matt #define PMONMEMREGIONS 32
118 1.1 matt struct mem_region physmemr[PMONMEMREGIONS], availmemr[PMONMEMREGIONS];
119 1.1 matt
120 1.1 matt char *bootpath;
121 1.1 matt
122 1.1 matt paddr_t avail_end; /* XXX temporary */
123 1.1 matt
124 1.1 matt void initppc(u_int, u_int, u_int, void *); /* Called from locore */
125 1.1 matt void strayintr(int);
126 1.1 matt int lcsplx(int);
127 1.4 matt void gt_bus_space_init(void);
128 1.5 matt void return_to_dink(int);
129 1.5 matt void calc_delayconst(void);
130 1.4 matt
131 1.4 matt struct powerpc_bus_space gt_pci0_mem_bs_tag = {
132 1.4 matt _BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_MEM_TYPE,
133 1.4 matt 0x00000000, 0x00000000, 0x00000000,
134 1.4 matt };
135 1.4 matt struct powerpc_bus_space gt_pci0_io_bs_tag = {
136 1.4 matt _BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_IO_TYPE,
137 1.4 matt 0x00000000, 0x00000000, 0x00000000,
138 1.4 matt };
139 1.4 matt struct powerpc_bus_space gt_pci1_mem_bs_tag = {
140 1.4 matt _BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_MEM_TYPE,
141 1.4 matt 0x00000000, 0x00000000, 0x00000000,
142 1.4 matt };
143 1.4 matt struct powerpc_bus_space gt_pci1_io_bs_tag = {
144 1.4 matt _BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_IO_TYPE,
145 1.4 matt 0x00000000, 0x00000000, 0x00000000,
146 1.4 matt };
147 1.4 matt struct powerpc_bus_space gt_obio2_bs_tag = {
148 1.6 matt _BUS_SPACE_BIG_ENDIAN|_BUS_SPACE_MEM_TYPE|2,
149 1.4 matt 0x00000000, 0x00000000, 0x00000000,
150 1.4 matt };
151 1.4 matt struct powerpc_bus_space gt_mem_bs_tag = {
152 1.4 matt _BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_MEM_TYPE,
153 1.4 matt GT_BASE, 0x00000000, 0x00010000,
154 1.4 matt };
155 1.4 matt
156 1.4 matt bus_space_handle_t gt_memh;
157 1.4 matt
158 1.4 matt bus_space_tag_t obio_bs_tags[5] = {
159 1.4 matt NULL, NULL, >_obio2_bs_tag, NULL, NULL
160 1.4 matt };
161 1.1 matt
162 1.4 matt static char ex_storage[6][EXTENT_FIXED_STORAGE_SIZE(8)]
163 1.4 matt __attribute__((aligned(8)));
164 1.4 matt
165 1.4 matt #if 0
166 1.1 matt cons_decl(gtmpsc);
167 1.1 matt
168 1.1 matt struct consdev constab[] = {
169 1.1 matt cons_init_halt(gtmpsc),
170 1.1 matt { 0 }
171 1.1 matt };
172 1.4 matt #endif
173 1.1 matt
174 1.1 matt void
175 1.1 matt initppc(startkernel, endkernel, args, btinfo)
176 1.1 matt u_int startkernel, endkernel, args;
177 1.1 matt void *btinfo;
178 1.1 matt {
179 1.1 matt #ifdef DDB
180 1.1 matt extern void *startsym, *endsym;
181 1.1 matt #endif
182 1.1 matt
183 1.1 matt /*
184 1.1 matt * Hardcode 32MB for now--we should probe for this or get it
185 1.1 matt * from a boot loader, but for now, we are booting via an
186 1.1 matt * S-record loader.
187 1.1 matt */
188 1.1 matt { /* XXX AKB */
189 1.1 matt u_int32_t physmemsize;
190 1.1 matt
191 1.4 matt physmemsize = 92 * 1024 * 1024;
192 1.1 matt physmemr[0].start = 0;
193 1.1 matt physmemr[0].size = physmemsize;
194 1.1 matt physmemr[1].size = 0;
195 1.1 matt availmemr[0].start = (endkernel + PGOFSET) & ~PGOFSET;
196 1.1 matt availmemr[0].size = physmemsize - availmemr[0].start;
197 1.1 matt availmemr[1].size = 0;
198 1.1 matt }
199 1.1 matt avail_end = physmemr[0].start + physmemr[0].size; /* XXX temporary */
200 1.1 matt
201 1.4 matt oea_batinit(0xf0000000, BAT_BL_256M);
202 1.4 matt oea_init((void (*)(void))ext_intr);
203 1.1 matt
204 1.4 matt gt_bus_space_init();
205 1.1 matt
206 1.5 matt calc_delayconst(); /* Set CPU clock */
207 1.5 matt
208 1.4 matt consinit();
209 1.1 matt
210 1.1 matt #if (NISA > 0)
211 1.1 matt isa_intr_init();
212 1.1 matt #endif
213 1.1 matt
214 1.1 matt /*
215 1.1 matt * Set the page size.
216 1.1 matt */
217 1.1 matt uvm_setpagesize();
218 1.1 matt
219 1.1 matt /*
220 1.1 matt * Initialize pmap module.
221 1.1 matt */
222 1.1 matt pmap_bootstrap(startkernel, endkernel);
223 1.1 matt
224 1.1 matt #ifdef DDB
225 1.1 matt ddb_init((int)((u_int)endsym - (u_int)startsym), startsym, endsym);
226 1.1 matt #endif
227 1.1 matt #ifdef IPKDB
228 1.1 matt /*
229 1.1 matt * Now trap to IPKDB
230 1.1 matt */
231 1.1 matt ipkdb_init();
232 1.1 matt if (boothowto & RB_KDB)
233 1.1 matt ipkdb_connect(0);
234 1.1 matt #endif
235 1.1 matt }
236 1.1 matt
237 1.1 matt void
238 1.1 matt mem_regions(mem, avail)
239 1.1 matt struct mem_region **mem, **avail;
240 1.1 matt {
241 1.1 matt *mem = physmemr;
242 1.1 matt *avail = availmemr;
243 1.1 matt }
244 1.1 matt
245 1.1 matt /*
246 1.1 matt * Machine dependent startup code.
247 1.1 matt */
248 1.1 matt void
249 1.1 matt cpu_startup()
250 1.1 matt {
251 1.1 matt register_t msr;
252 1.1 matt
253 1.1 matt oea_startup(NULL);
254 1.1 matt
255 1.1 matt /*
256 1.1 matt * Now that we have VM, malloc()s are OK in bus_space.
257 1.1 matt */
258 1.3 matt bus_space_mallocok();
259 1.1 matt
260 1.1 matt /*
261 1.1 matt * Now allow hardware interrupts.
262 1.1 matt */
263 1.1 matt splhigh();
264 1.1 matt __asm __volatile ("mfmsr %0; ori %0,%0,%1; mtmsr %0"
265 1.1 matt : "=r"(msr)
266 1.1 matt : "K"(PSL_EE));
267 1.1 matt }
268 1.1 matt
269 1.1 matt /*
270 1.1 matt * consinit
271 1.1 matt * Initialize system console.
272 1.1 matt */
273 1.1 matt void
274 1.1 matt consinit()
275 1.1 matt {
276 1.6 matt #ifdef MPSC_CONSOLE
277 1.6 matt /* PMON using MPSC0 @ 9600 */
278 1.6 matt gtmpsccnattach(>_mem_bs_tag, gt_memh, 0, 9600,
279 1.6 matt (TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8);
280 1.6 matt #else
281 1.4 matt /* PPCBOOT using COM1 @ 57600 */
282 1.4 matt comcnattach(>_obio2_bs_tag, 0, 57600, COM_FREQ*2,
283 1.4 matt (TTYDEF_CFLAG & ~(CSIZE | CSTOPB | PARENB)) | CS8);
284 1.4 matt #endif
285 1.1 matt }
286 1.1 matt
287 1.1 matt #if (NPCKBC > 0) && (NPCKBD == 0)
288 1.1 matt /*
289 1.1 matt * glue code to support old console code with the
290 1.1 matt * mi keyboard controller driver
291 1.1 matt */
292 1.1 matt int
293 1.1 matt pckbc_machdep_cnattach(kbctag, kbcslot)
294 1.1 matt pckbc_tag_t kbctag;
295 1.1 matt pckbc_slot_t kbcslot;
296 1.1 matt {
297 1.1 matt #if (NPC > 0)
298 1.1 matt return (pcconskbd_cnattach(kbctag, kbcslot));
299 1.1 matt #else
300 1.1 matt return (ENXIO);
301 1.1 matt #endif
302 1.1 matt }
303 1.1 matt #endif
304 1.1 matt
305 1.1 matt /*
306 1.1 matt * Stray interrupts.
307 1.1 matt */
308 1.1 matt void
309 1.1 matt strayintr(int irq)
310 1.1 matt {
311 1.1 matt log(LOG_ERR, "stray interrupt %d\n", irq);
312 1.1 matt }
313 1.1 matt
314 1.1 matt /*
315 1.1 matt * Halt or reboot the machine after syncing/dumping according to howto.
316 1.1 matt */
317 1.1 matt void
318 1.1 matt cpu_reboot(howto, what)
319 1.1 matt int howto;
320 1.1 matt char *what;
321 1.1 matt {
322 1.1 matt static int syncing;
323 1.1 matt static char str[256];
324 1.1 matt char *ap = str, *ap1 = ap;
325 1.1 matt
326 1.1 matt boothowto = howto;
327 1.1 matt if (!cold && !(howto & RB_NOSYNC) && !syncing) {
328 1.1 matt syncing = 1;
329 1.1 matt vfs_shutdown(); /* sync */
330 1.1 matt resettodr(); /* set wall clock */
331 1.1 matt }
332 1.1 matt splhigh();
333 1.1 matt if (howto & RB_HALT) {
334 1.1 matt doshutdownhooks();
335 1.1 matt printf("halted\n\n");
336 1.1 matt cnhalt();
337 1.1 matt while(1);
338 1.1 matt }
339 1.1 matt if (!cold && (howto & RB_DUMP))
340 1.1 matt oea_dumpsys();
341 1.1 matt doshutdownhooks();
342 1.1 matt printf("rebooting\n\n");
343 1.1 matt if (what && *what) {
344 1.1 matt if (strlen(what) > sizeof str - 5)
345 1.1 matt printf("boot string too large, ignored\n");
346 1.1 matt else {
347 1.1 matt strcpy(str, what);
348 1.1 matt ap1 = ap = str + strlen(str);
349 1.1 matt *ap++ = ' ';
350 1.1 matt }
351 1.1 matt }
352 1.1 matt *ap++ = '-';
353 1.1 matt if (howto & RB_SINGLE)
354 1.1 matt *ap++ = 's';
355 1.1 matt if (howto & RB_KDB)
356 1.1 matt *ap++ = 'd';
357 1.1 matt *ap++ = 0;
358 1.1 matt if (ap[-2] == '-')
359 1.1 matt *ap1 = 0;
360 1.1 matt #if 0
361 1.1 matt {
362 1.1 matt void mvpppc_reboot(void);
363 1.1 matt mvpppc_reboot();
364 1.1 matt }
365 1.1 matt #endif
366 1.1 matt gt_watchdog_reset();
367 1.1 matt /* NOTREACHED */
368 1.1 matt while (1);
369 1.1 matt }
370 1.1 matt
371 1.1 matt int
372 1.1 matt lcsplx(ipl)
373 1.1 matt int ipl;
374 1.1 matt {
375 1.1 matt return spllower(ipl);
376 1.1 matt }
377 1.1 matt
378 1.1 matt int
379 1.1 matt gtget_macaddr(struct gt_softc *gt, int macno, char *enaddr)
380 1.1 matt {
381 1.1 matt enaddr[0] = 0x02;
382 1.1 matt enaddr[1] = 0x00;
383 1.1 matt enaddr[2] = 0x04;
384 1.1 matt enaddr[3] = 0x00;
385 1.1 matt enaddr[4] = 0x00;
386 1.1 matt enaddr[5] = 0x04 + macno;
387 1.1 matt
388 1.1 matt return 0;
389 1.1 matt }
390 1.4 matt
391 1.4 matt void
392 1.4 matt gt_bus_space_init(void)
393 1.4 matt {
394 1.4 matt bus_space_tag_t gt_memt = >_mem_bs_tag;
395 1.4 matt uint32_t datal, datah;
396 1.4 matt int error;
397 1.4 matt
398 1.4 matt error = bus_space_init(>_mem_bs_tag, "gtmem",
399 1.6 matt ex_storage[0], sizeof(ex_storage[0]));
400 1.4 matt
401 1.4 matt
402 1.4 matt error = bus_space_map(gt_memt, 0, 4096, 0, >_memh);
403 1.4 matt
404 1.4 matt datal = bus_space_read_4(gt_memt, gt_memh, GT_CS2_Low_Decode);
405 1.4 matt datah = bus_space_read_4(gt_memt, gt_memh, GT_CS2_High_Decode);
406 1.4 matt gt_obio2_bs_tag.pbs_offset = GT_LowAddr_GET(datal);
407 1.4 matt gt_obio2_bs_tag.pbs_limit = GT_HighAddr_GET(datah) + 1 -
408 1.4 matt gt_obio2_bs_tag.pbs_offset;
409 1.4 matt
410 1.4 matt error = bus_space_init(>_obio2_bs_tag, "obio2",
411 1.4 matt ex_storage[1], sizeof(ex_storage[1]));
412 1.4 matt
413 1.4 matt datal = bus_space_read_4(gt_memt, gt_memh, GT_PCI0_Mem0_Low_Decode);
414 1.4 matt datah = bus_space_read_4(gt_memt, gt_memh, GT_PCI0_Mem0_High_Decode);
415 1.4 matt gt_pci0_mem_bs_tag.pbs_base = GT_LowAddr_GET(datal);
416 1.4 matt gt_pci0_mem_bs_tag.pbs_limit = GT_HighAddr_GET(datah) + 1;
417 1.4 matt
418 1.4 matt error = bus_space_init(>_pci0_mem_bs_tag, "pci0-mem",
419 1.4 matt ex_storage[2], sizeof(ex_storage[2]));
420 1.4 matt
421 1.6 matt /*
422 1.6 matt * Make sure that I/O space start at 0.
423 1.6 matt */
424 1.6 matt bus_space_write_4(gt_memt, gt_memh, GT_PCI1_IO_Remap, 0);
425 1.6 matt
426 1.4 matt datal = bus_space_read_4(gt_memt, gt_memh, GT_PCI0_IO_Low_Decode);
427 1.4 matt datah = bus_space_read_4(gt_memt, gt_memh, GT_PCI0_IO_High_Decode);
428 1.6 matt gt_pci0_io_bs_tag.pbs_offset = GT_LowAddr_GET(datal);
429 1.4 matt gt_pci0_io_bs_tag.pbs_limit = GT_HighAddr_GET(datah) + 1 -
430 1.4 matt gt_pci0_io_bs_tag.pbs_offset;
431 1.4 matt
432 1.4 matt error = bus_space_init(>_pci0_io_bs_tag, "pci0-ioport",
433 1.4 matt ex_storage[3], sizeof(ex_storage[3]));
434 1.4 matt
435 1.4 matt #if 0
436 1.4 matt error = extent_alloc_region(gt_pci0_io_bs_tag.pbs_extent,
437 1.4 matt 0x10000, 0x7F0000, EX_NOWAIT);
438 1.4 matt if (error)
439 1.4 matt panic("gt_bus_space_init: can't block out reserved "
440 1.4 matt "I/O space 0x10000-0x7fffff: error=%d\n", error);
441 1.4 matt #endif
442 1.4 matt
443 1.4 matt datal = bus_space_read_4(gt_memt, gt_memh, GT_PCI1_Mem0_Low_Decode);
444 1.4 matt datah = bus_space_read_4(gt_memt, gt_memh, GT_PCI1_Mem0_High_Decode);
445 1.4 matt gt_pci1_mem_bs_tag.pbs_base = GT_LowAddr_GET(datal);
446 1.4 matt gt_pci1_mem_bs_tag.pbs_limit = GT_HighAddr_GET(datah) + 1;
447 1.4 matt
448 1.4 matt error = bus_space_init(>_pci1_mem_bs_tag, "pci1-mem",
449 1.4 matt ex_storage[4], sizeof(ex_storage[4]));
450 1.4 matt
451 1.6 matt /*
452 1.6 matt * Make sure that I/O space start at 0.
453 1.6 matt */
454 1.6 matt bus_space_write_4(gt_memt, gt_memh, GT_PCI1_IO_Remap, 0);
455 1.6 matt
456 1.4 matt datal = bus_space_read_4(gt_memt, gt_memh, GT_PCI1_IO_Low_Decode);
457 1.4 matt datah = bus_space_read_4(gt_memt, gt_memh, GT_PCI1_IO_High_Decode);
458 1.6 matt gt_pci1_io_bs_tag.pbs_offset = GT_LowAddr_GET(datal);
459 1.6 matt gt_pci1_io_bs_tag.pbs_limit = GT_HighAddr_GET(datah) + 1 -
460 1.6 matt gt_pci1_io_bs_tag.pbs_offset;
461 1.4 matt
462 1.4 matt error = bus_space_init(>_pci1_io_bs_tag, "pci1-ioport",
463 1.4 matt ex_storage[5], sizeof(ex_storage[5]));
464 1.4 matt
465 1.4 matt #if 0
466 1.4 matt error = extent_alloc_region(gt_pci1_io_bs_tag.pbs_extent,
467 1.4 matt 0x10000, 0x7F0000, EX_NOWAIT);
468 1.4 matt if (error)
469 1.4 matt panic("gt_bus_space_init: can't block out reserved "
470 1.4 matt "I/O space 0x10000-0x7fffff: error=%d\n", error);
471 1.4 matt #endif
472 1.4 matt }
473