explora_start.S revision 1.11 1 1.11 matt /* $NetBSD: explora_start.S,v 1.11 2013/10/03 22:28:38 matt Exp $ */
2 1.1 hannken
3 1.1 hannken /*-
4 1.1 hannken * Copyright (c) 2003 The NetBSD Foundation, Inc.
5 1.1 hannken * All rights reserved.
6 1.1 hannken *
7 1.1 hannken * This code is derived from software contributed to The NetBSD Foundation
8 1.1 hannken * by Juergen Hannken-Illjes.
9 1.1 hannken *
10 1.1 hannken * Redistribution and use in source and binary forms, with or without
11 1.1 hannken * modification, are permitted provided that the following conditions
12 1.1 hannken * are met:
13 1.1 hannken * 1. Redistributions of source code must retain the above copyright
14 1.1 hannken * notice, this list of conditions and the following disclaimer.
15 1.1 hannken * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 hannken * notice, this list of conditions and the following disclaimer in the
17 1.1 hannken * documentation and/or other materials provided with the distribution.
18 1.1 hannken *
19 1.1 hannken * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 hannken * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 hannken * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 hannken * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 hannken * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 hannken * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 hannken * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 hannken * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 hannken * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 hannken * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 hannken * POSSIBILITY OF SUCH DAMAGE.
30 1.1 hannken */
31 1.1 hannken
32 1.1 hannken /*
33 1.1 hannken * Initial state:
34 1.1 hannken *
35 1.1 hannken * iccr = 0x00008001 0x80000000-0x87ffffff 0xf80000000-0xffffffff
36 1.1 hannken * dccr = 0x00008001 0x80000000-0x87ffffff 0xf80000000-0xffffffff
37 1.1 hannken * dcwr = 0x00000000
38 1.1 hannken * msr = 0x00001000 ME=machine check enable
39 1.1 hannken *
40 1.1 hannken */
41 1.1 hannken
42 1.1 hannken #include "assym.h"
43 1.1 hannken
44 1.1 hannken #include <machine/param.h>
45 1.1 hannken #include <machine/psl.h>
46 1.1 hannken #include <machine/trap.h>
47 1.1 hannken #include <machine/asm.h>
48 1.1 hannken
49 1.1 hannken #include <powerpc/spr.h>
50 1.7 matt #include <powerpc/ibm4xx/spr.h>
51 1.1 hannken #include <powerpc/ibm4xx/dcr403cgx.h>
52 1.1 hannken
53 1.1 hannken #include "opt_ddb.h"
54 1.1 hannken #include "opt_ppcparam.h"
55 1.1 hannken
56 1.1 hannken /*
57 1.1 hannken * Initially the dram starts at 0x01000000. This is way too high.
58 1.1 hannken * We relocate dram to 0x00000000. We use the video ram at 0xf0000000
59 1.1 hannken * as a temporary staging area.
60 1.1 hannken */
61 1.1 hannken
62 1.1 hannken #define STAGE1_BASE 0xf0000000
63 1.1 hannken
64 1.1 hannken .text
65 1.1 hannken .globl __start
66 1.1 hannken __start:
67 1.1 hannken b 1f
68 1.1 hannken nop
69 1.1 hannken nop
70 1.1 hannken .long 0
71 1.1 hannken .ascii "XncdPPC\0"
72 1.1 hannken .long 0
73 1.1 hannken .long 0
74 1.1 hannken
75 1.1 hannken 1:
76 1.1 hannken /* Disable exceptions, caches, invalidate all TLB's. */
77 1.1 hannken
78 1.1 hannken li 0,0
79 1.1 hannken mtmsr 0
80 1.1 hannken mttcr 0
81 1.1 hannken mtdccr 0
82 1.1 hannken mticcr 0
83 1.1 hannken sync
84 1.1 hannken isync
85 1.1 hannken
86 1.1 hannken /* Clear caches and invalidate tlbs */
87 1.1 hannken li 7,256
88 1.1 hannken mtctr 7
89 1.1 hannken li 6,0
90 1.1 hannken 1:
91 1.1 hannken dccci 0,6
92 1.1 hannken addi 6,6,16
93 1.1 hannken bdnz 1b
94 1.1 hannken
95 1.1 hannken li 7,512
96 1.1 hannken mtctr 7
97 1.1 hannken li 6,0
98 1.1 hannken 1:
99 1.1 hannken iccci 0,6
100 1.1 hannken addi 6,6,16
101 1.1 hannken bdnz 1b
102 1.1 hannken
103 1.1 hannken tlbia
104 1.1 hannken sync
105 1.1 hannken isync
106 1.1 hannken
107 1.1 hannken /* Get current address -- NOT the same as . */
108 1.1 hannken
109 1.1 hannken bl _next
110 1.1 hannken _next:
111 1.1 hannken mflr 3
112 1.1 hannken subi 3,3,_next-__start
113 1.1 hannken lis 4,STAGE1_BASE@h
114 1.1 hannken ori 4,4,STAGE1_BASE@l
115 1.1 hannken li 5,stage1size
116 1.1 hannken
117 1.1 hannken 1:
118 1.1 hannken lbz 1,0(3)
119 1.1 hannken mr 0,5
120 1.1 hannken cmpwi 0,0
121 1.1 hannken stb 1,0(4)
122 1.1 hannken addi 3,3,1
123 1.1 hannken addi 4,4,1
124 1.1 hannken addi 5,5,-1
125 1.1 hannken bgt 1b
126 1.1 hannken
127 1.1 hannken /* Jump into the staging area so we can remap the dram. */
128 1.1 hannken
129 1.11 matt #if 0
130 1.1 hannken lis 0,stage1reloc@h
131 1.1 hannken ori 0,0,stage1reloc@l
132 1.11 matt #else
133 1.11 matt lis 0,((stage1reloc >> 16) & 0xffff)
134 1.11 matt ori 0,0,(stage1reloc & 0xffff)
135 1.11 matt #endif
136 1.1 hannken mtlr 0
137 1.1 hannken blr
138 1.1 hannken
139 1.1 hannken stage1reloc = .-__start+STAGE1_BASE
140 1.1 hannken
141 1.1 hannken /* Remap the dram from 0x01000000 to 0x00000000. */
142 1.1 hannken
143 1.1 hannken #define REMAP(r, tmp1, tmp2) \
144 1.1 hannken mfbr##r tmp1 ; \
145 1.1 hannken lis tmp2,0xff ; \
146 1.1 hannken ori tmp2,tmp2,0xffff ; \
147 1.1 hannken cmplw tmp1,tmp2 ; \
148 1.1 hannken ble 1f ; \
149 1.1 hannken addis tmp1,tmp1,0xf000 ; \
150 1.1 hannken mtbr##r tmp1 ; \
151 1.1 hannken 1:
152 1.1 hannken
153 1.1 hannken REMAP(4, 1, 2)
154 1.1 hannken REMAP(5, 1, 2)
155 1.1 hannken REMAP(6, 1, 2)
156 1.1 hannken REMAP(7, 1, 2)
157 1.1 hannken
158 1.1 hannken #undef REMAP
159 1.1 hannken
160 1.1 hannken /* Initial setup. */
161 1.1 hannken
162 1.1 hannken ba stage2
163 1.1 hannken
164 1.1 hannken stage2:
165 1.1 hannken
166 1.1 hannken #ifdef PPC_4XX_NOCACHE
167 1.1 hannken li 0,0
168 1.1 hannken #else
169 1.1 hannken lis 0,0xfffc
170 1.1 hannken #endif
171 1.1 hannken mtdccr 0
172 1.1 hannken mticcr 0
173 1.1 hannken sync
174 1.1 hannken isync
175 1.1 hannken
176 1.1 hannken /* get start of bss */
177 1.1 hannken lis 7,_C_LABEL(edata)-4@h
178 1.1 hannken ori 7,7,_C_LABEL(edata)-4@l
179 1.1 hannken /* get end of kernel */
180 1.1 hannken lis 4,_C_LABEL(end)@h
181 1.1 hannken ori 4,4,_C_LABEL(end)@l
182 1.1 hannken /* clear bss */
183 1.1 hannken li 3,0
184 1.1 hannken 1:
185 1.1 hannken stwu 3,4(7)
186 1.1 hannken cmpw 7,4
187 1.1 hannken bne+ 1b
188 1.1 hannken
189 1.1 hannken INIT_CPUINFO(4,1,9,0)
190 1.1 hannken
191 1.1 hannken lis 3,__start@h
192 1.1 hannken ori 3,3,__start@l
193 1.1 hannken
194 1.1 hannken /* Run the remaining setup in C. */
195 1.9 matt bl _C_LABEL(initppc)
196 1.1 hannken
197 1.1 hannken bl _C_LABEL(main)
198 1.1 hannken
199 1.1 hannken /* NOTREACHED */
200 1.1 hannken 2: nop
201 1.1 hannken b 2b
202 1.1 hannken
203 1.1 hannken stage1size = .-__start
204 1.1 hannken
205 1.1 hannken #include <powerpc/ibm4xx/4xx_locore.S>
206