machdep.c revision 1.8 1 1.8 mrg /* $NetBSD: machdep.c,v 1.8 2011/06/12 03:42:41 mrg Exp $ */
2 1.2 matt /*-
3 1.2 matt * Copyright (c) 2010, 2011 The NetBSD Foundation, Inc.
4 1.2 matt * All rights reserved.
5 1.2 matt *
6 1.2 matt * This code is derived from software contributed to The NetBSD Foundation
7 1.2 matt * by Raytheon BBN Technologies Corp and Defense Advanced Research Projects
8 1.2 matt * Agency and which was developed by Matt Thomas of 3am Software Foundry.
9 1.2 matt *
10 1.2 matt * This material is based upon work supported by the Defense Advanced Research
11 1.2 matt * Projects Agency and Space and Naval Warfare Systems Center, Pacific, under
12 1.2 matt * Contract No. N66001-09-C-2073.
13 1.2 matt * Approved for Public Release, Distribution Unlimited
14 1.2 matt *
15 1.2 matt * Redistribution and use in source and binary forms, with or without
16 1.2 matt * modification, are permitted provided that the following conditions
17 1.2 matt * are met:
18 1.2 matt * 1. Redistributions of source code must retain the above copyright
19 1.2 matt * notice, this list of conditions and the following disclaimer.
20 1.2 matt * 2. Redistributions in binary form must reproduce the above copyright
21 1.2 matt * notice, this list of conditions and the following disclaimer in the
22 1.2 matt * documentation and/or other materials provided with the distribution.
23 1.2 matt *
24 1.2 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.2 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.2 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.2 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.2 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.2 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.2 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.2 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.2 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.2 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.2 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.2 matt */
36 1.2 matt
37 1.2 matt #include <sys/cdefs.h>
38 1.2 matt
39 1.2 matt __KERNEL_RCSID(0, "$NetSBD$");
40 1.2 matt
41 1.2 matt #include "opt_mpc85xx.h"
42 1.2 matt #include "opt_altivec.h"
43 1.2 matt #include "opt_pci.h"
44 1.2 matt #include "opt_ddb.h"
45 1.2 matt #include "gpio.h"
46 1.2 matt #include "pci.h"
47 1.2 matt
48 1.2 matt #define DDRC_PRIVATE
49 1.2 matt #define GLOBAL_PRIVATE
50 1.2 matt #define L2CACHE_PRIVATE
51 1.2 matt #define _POWERPC_BUS_DMA_PRIVATE
52 1.2 matt
53 1.2 matt #include <sys/param.h>
54 1.2 matt #include <sys/cpu.h>
55 1.2 matt #include <sys/intr.h>
56 1.2 matt #include <sys/msgbuf.h>
57 1.2 matt #include <sys/tty.h>
58 1.2 matt #include <sys/kcore.h>
59 1.2 matt #include <sys/bitops.h>
60 1.2 matt #include <sys/bus.h>
61 1.2 matt #include <sys/extent.h>
62 1.2 matt #include <sys/malloc.h>
63 1.8 mrg #include <sys/module.h>
64 1.2 matt
65 1.2 matt #include <uvm/uvm_extern.h>
66 1.2 matt
67 1.2 matt #include <prop/proplib.h>
68 1.2 matt
69 1.2 matt #include <machine/stdarg.h>
70 1.2 matt
71 1.2 matt #include <dev/cons.h>
72 1.2 matt
73 1.2 matt #include <dev/ic/comreg.h>
74 1.2 matt #include <dev/ic/comvar.h>
75 1.2 matt
76 1.2 matt #include <net/if.h>
77 1.2 matt #include <net/if_media.h>
78 1.2 matt #include <dev/mii/miivar.h>
79 1.2 matt
80 1.2 matt #include <powerpc/pcb.h>
81 1.2 matt #include <powerpc/spr.h>
82 1.2 matt #include <powerpc/booke/spr.h>
83 1.2 matt
84 1.2 matt #include <powerpc/booke/cpuvar.h>
85 1.2 matt #include <powerpc/booke/e500reg.h>
86 1.2 matt #include <powerpc/booke/e500var.h>
87 1.2 matt #include <powerpc/booke/etsecreg.h>
88 1.2 matt #include <powerpc/booke/openpicreg.h>
89 1.2 matt #ifdef CADMUS
90 1.2 matt #include <evbppc/mpc85xx/cadmusreg.h>
91 1.2 matt #endif
92 1.2 matt #ifdef PIXIS
93 1.2 matt #include <evbppc/mpc85xx/pixisreg.h>
94 1.2 matt #endif
95 1.2 matt
96 1.2 matt void initppc(vaddr_t, vaddr_t);
97 1.2 matt
98 1.2 matt #define MEMREGIONS 4
99 1.2 matt phys_ram_seg_t physmemr[MEMREGIONS]; /* All memory */
100 1.2 matt phys_ram_seg_t availmemr[MEMREGIONS]; /* Available memory */
101 1.2 matt static u_int nmemr;
102 1.2 matt
103 1.2 matt #ifndef CONSFREQ
104 1.2 matt # define CONSFREQ -1 /* inherit from firmware */
105 1.2 matt #endif
106 1.2 matt #ifndef CONSPEED
107 1.2 matt # define CONSPEED 115200
108 1.2 matt #endif
109 1.2 matt #ifndef CONMODE
110 1.2 matt # define CONMODE ((TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8)
111 1.2 matt #endif
112 1.2 matt #ifndef CONSADDR
113 1.2 matt # define CONSADDR DUART2_BASE
114 1.2 matt #endif
115 1.2 matt
116 1.2 matt int comcnfreq = CONSFREQ;
117 1.2 matt int comcnspeed = CONSPEED;
118 1.2 matt tcflag_t comcnmode = CONMODE;
119 1.2 matt bus_addr_t comcnaddr = (bus_addr_t)CONSADDR;
120 1.2 matt
121 1.2 matt #if NPCI > 0
122 1.2 matt struct extent *pcimem_ex;
123 1.2 matt struct extent *pciio_ex;
124 1.2 matt #endif
125 1.2 matt
126 1.2 matt struct powerpc_bus_space gur_bst = {
127 1.2 matt .pbs_flags = _BUS_SPACE_BIG_ENDIAN|_BUS_SPACE_MEM_TYPE,
128 1.2 matt .pbs_offset = GUR_BASE,
129 1.2 matt .pbs_limit = GUR_SIZE,
130 1.2 matt };
131 1.2 matt
132 1.5 matt struct powerpc_bus_space gur_le_bst = {
133 1.5 matt .pbs_flags = _BUS_SPACE_LITTLE_ENDIAN|_BUS_SPACE_MEM_TYPE,
134 1.5 matt .pbs_offset = GUR_BASE,
135 1.5 matt .pbs_limit = GUR_SIZE,
136 1.5 matt };
137 1.5 matt
138 1.2 matt const bus_space_handle_t gur_bsh = (bus_space_handle_t)(uintptr_t)(GUR_BASE);
139 1.2 matt
140 1.6 matt #if defined(SYS_CLK)
141 1.6 matt static uint64_t e500_sys_clk = SYS_CLK;
142 1.6 matt #endif
143 1.2 matt #ifdef CADMUS
144 1.2 matt static uint8_t cadmus_pci;
145 1.2 matt static uint8_t cadmus_csr;
146 1.6 matt #ifndef SYS_CLK
147 1.2 matt static uint64_t e500_sys_clk = 33333333; /* 33.333333Mhz */
148 1.6 matt #endif
149 1.2 matt #elif defined(PIXIS)
150 1.2 matt static const uint32_t pixis_spd_map[8] = {
151 1.2 matt [PX_SPD_33MHZ] = 33333333,
152 1.2 matt [PX_SPD_40MHZ] = 40000000,
153 1.2 matt [PX_SPD_50MHZ] = 50000000,
154 1.2 matt [PX_SPD_66MHZ] = 66666666,
155 1.2 matt [PX_SPD_83MHZ] = 83333333,
156 1.6 matt [PX_SPD_100MHZ] = 100000000,
157 1.2 matt [PX_SPD_133MHZ] = 133333333,
158 1.2 matt [PX_SPD_166MHZ] = 166666667,
159 1.2 matt };
160 1.2 matt static uint8_t pixis_spd;
161 1.6 matt #ifndef SYS_CLK
162 1.2 matt static uint64_t e500_sys_clk;
163 1.6 matt #endif
164 1.6 matt #elif !defined(SYS_CLK)
165 1.2 matt static uint64_t e500_sys_clk = 66666667; /* 66.666667Mhz */
166 1.2 matt #endif
167 1.2 matt
168 1.2 matt static int e500_cngetc(dev_t);
169 1.2 matt static void e500_cnputc(dev_t, int);
170 1.2 matt
171 1.2 matt static struct consdev e500_earlycons = {
172 1.2 matt .cn_getc = e500_cngetc,
173 1.2 matt .cn_putc = e500_cnputc,
174 1.2 matt .cn_pollc = nullcnpollc,
175 1.2 matt };
176 1.2 matt
177 1.2 matt /*
178 1.2 matt * List of port-specific devices to attach to the processor local bus.
179 1.2 matt */
180 1.2 matt static const struct cpunode_locators mpc8548_cpunode_locs[] = {
181 1.6 matt { "cpu", 0, 0, 0, 0, { 0 }, 0, /* not a real device */
182 1.6 matt { 0xffff, SVR_MPC8572v1 >> 16, SVR_P2020v2 >> 16 } },
183 1.6 matt #if defined(MPC8572) || defined(P2020)
184 1.6 matt { "cpu", 0, 0, 1, 0, { 0 }, 0, /* not a real device */
185 1.6 matt { SVR_MPC8572v1 >> 16, SVR_P2020v2 >> 16 } },
186 1.6 matt { "cpu", 0, 0, 2, 0, { 0 }, 0, /* not a real device */
187 1.6 matt { SVR_MPC8572v1 >> 16, SVR_P2020v2 >> 16 } },
188 1.6 matt #endif
189 1.2 matt { "wdog" }, /* not a real device */
190 1.3 matt { "duart", DUART1_BASE, 2*DUART_SIZE, 0,
191 1.3 matt 1, { ISOURCE_DUART },
192 1.2 matt 1 + ilog2(DEVDISR_DUART) },
193 1.3 matt { "tsec", ETSEC1_BASE, ETSEC_SIZE, 1,
194 1.3 matt 3, { ISOURCE_ETSEC1_TX, ISOURCE_ETSEC1_RX, ISOURCE_ETSEC1_ERR },
195 1.2 matt 1 + ilog2(DEVDISR_TSEC1) },
196 1.3 matt #if defined(MPC8548) || defined(MPC8555) || defined(MPC8572) || defined(P2020)
197 1.3 matt { "tsec", ETSEC2_BASE, ETSEC_SIZE, 2,
198 1.3 matt 3, { ISOURCE_ETSEC2_TX, ISOURCE_ETSEC2_RX, ISOURCE_ETSEC2_ERR },
199 1.3 matt 1 + ilog2(DEVDISR_TSEC2),
200 1.3 matt { SVR_MPC8548v1 >> 16, SVR_MPC8555v1 >> 16,
201 1.3 matt SVR_MPC8572v1 >> 16, SVR_P2020v2 >> 16 } },
202 1.2 matt #endif
203 1.2 matt #if defined(MPC8544) || defined(MPC8536)
204 1.3 matt { "tsec", ETSEC3_BASE, ETSEC_SIZE, 2,
205 1.3 matt 3, { ISOURCE_ETSEC3_TX, ISOURCE_ETSEC3_RX, ISOURCE_ETSEC3_ERR },
206 1.3 matt 1 + ilog2(DEVDISR_TSEC3),
207 1.3 matt { SVR_MPC8536v1 >> 16, SVR_MPC8544v1 >> 16 } },
208 1.3 matt #endif
209 1.3 matt #if defined(MPC8548) || defined(MPC8572) || defined(P2020)
210 1.3 matt { "tsec", ETSEC3_BASE, ETSEC_SIZE, 3,
211 1.3 matt 3, { ISOURCE_ETSEC3_TX, ISOURCE_ETSEC3_RX, ISOURCE_ETSEC3_ERR },
212 1.3 matt 1 + ilog2(DEVDISR_TSEC3),
213 1.3 matt { SVR_MPC8548v1 >> 16, SVR_MPC8572v1 >> 16,
214 1.3 matt SVR_P2020v2 >> 16 } },
215 1.3 matt #endif
216 1.3 matt #if defined(MPC8548) || defined(MPC8572)
217 1.3 matt { "tsec", ETSEC4_BASE, ETSEC_SIZE, 4,
218 1.3 matt 3, { ISOURCE_ETSEC4_TX, ISOURCE_ETSEC4_RX, ISOURCE_ETSEC4_ERR },
219 1.3 matt 1 + ilog2(DEVDISR_TSEC4),
220 1.3 matt { SVR_MPC8548v1 >> 16, SVR_MPC8572v1 >> 16 } },
221 1.3 matt #endif
222 1.3 matt { "diic", I2C1_BASE, 2*I2C_SIZE, 0,
223 1.3 matt 1, { ISOURCE_I2C },
224 1.3 matt 1 + ilog2(DEVDISR_I2C) },
225 1.2 matt /* MPC8572 doesn't have any GPIO */
226 1.3 matt { "gpio", GLOBAL_BASE, GLOBAL_SIZE, 0,
227 1.3 matt 1, { ISOURCE_GPIO },
228 1.3 matt 0,
229 1.3 matt { 0xffff, SVR_MPC8572v1 >> 16 } },
230 1.3 matt { "ddrc", DDRC1_BASE, DDRC_SIZE, 0,
231 1.3 matt 1, { ISOURCE_DDR },
232 1.3 matt 1 + ilog2(DEVDISR_DDR_15),
233 1.3 matt { 0xffff, SVR_MPC8572v1 >> 16, SVR_MPC8536v1 >> 16 } },
234 1.3 matt #if defined(MPC8536)
235 1.3 matt { "ddrc", DDRC1_BASE, DDRC_SIZE, 0,
236 1.3 matt 1, { ISOURCE_DDR },
237 1.3 matt 1 + ilog2(DEVDISR_DDR_16),
238 1.3 matt { SVR_MPC8536v1 >> 16 } },
239 1.3 matt #endif
240 1.3 matt #if defined(MPC8572)
241 1.3 matt { "ddrc", DDRC1_BASE, DDRC_SIZE, 1,
242 1.3 matt 1, { ISOURCE_DDR },
243 1.3 matt 1 + ilog2(DEVDISR_DDR_15),
244 1.3 matt { SVR_MPC8572v1 >> 16 } },
245 1.3 matt { "ddrc", DDRC1_BASE, DDRC_SIZE, 2,
246 1.3 matt 1, { ISOURCE_DDR },
247 1.3 matt 1 + ilog2(DEVDISR_DDR2_14),
248 1.3 matt { SVR_MPC8572v1 >> 16 } },
249 1.2 matt #endif
250 1.6 matt { "lbc", LBC_BASE, LBC_SIZE, 0,
251 1.6 matt 1, { ISOURCE_LBC },
252 1.6 matt 1 + ilog2(DEVDISR_LBC) },
253 1.2 matt #if defined(MPC8544) || defined(MPC8536)
254 1.3 matt { "pcie", PCIE1_BASE, PCI_SIZE, 1,
255 1.3 matt 1, { ISOURCE_PCIEX },
256 1.3 matt 1 + ilog2(DEVDISR_PCIE),
257 1.3 matt { SVR_MPC8536v1 >> 16, SVR_MPC8544v1 >> 16 } },
258 1.3 matt { "pcie", PCIE2_MPC8544_BASE, PCI_SIZE, 2,
259 1.3 matt 1, { ISOURCE_PCIEX2 },
260 1.3 matt 1 + ilog2(DEVDISR_PCIE2),
261 1.3 matt { SVR_MPC8536v1 >> 16, SVR_MPC8544v1 >> 16 } },
262 1.3 matt { "pcie", PCIE3_MPC8544_BASE, PCI_SIZE, 3,
263 1.3 matt 1, { ISOURCE_PCIEX3 },
264 1.3 matt 1 + ilog2(DEVDISR_PCIE3),
265 1.3 matt { SVR_MPC8536v1 >> 16, SVR_MPC8544v1 >> 16 } },
266 1.3 matt { "pci", PCIX1_MPC8544_BASE, PCI_SIZE, 0,
267 1.3 matt 1, { ISOURCE_PCI1 },
268 1.3 matt 1 + ilog2(DEVDISR_PCI1),
269 1.3 matt { SVR_MPC8536v1 >> 16, SVR_MPC8544v1 >> 16 } },
270 1.2 matt #endif
271 1.2 matt #ifdef MPC8548
272 1.3 matt { "pcie", PCIE1_BASE, PCI_SIZE, 0,
273 1.3 matt 1, { ISOURCE_PCIEX },
274 1.3 matt 1 + ilog2(DEVDISR_PCIE),
275 1.4 matt { SVR_MPC8548v1 >> 16 }, },
276 1.3 matt { "pci", PCIX1_MPC8548_BASE, PCI_SIZE, 1,
277 1.3 matt 1, { ISOURCE_PCI1 },
278 1.3 matt 1 + ilog2(DEVDISR_PCI1),
279 1.4 matt { SVR_MPC8548v1 >> 16 }, },
280 1.3 matt { "pci", PCIX2_MPC8548_BASE, PCI_SIZE, 2,
281 1.3 matt 1, { ISOURCE_PCI2 },
282 1.3 matt 1 + ilog2(DEVDISR_PCI2),
283 1.4 matt { SVR_MPC8548v1 >> 16 }, },
284 1.3 matt #endif
285 1.3 matt #if defined(MPC8572) || defined(P2020)
286 1.3 matt { "pcie", PCIE1_BASE, PCI_SIZE, 1,
287 1.3 matt 1, { ISOURCE_PCIEX },
288 1.3 matt 1 + ilog2(DEVDISR_PCIE),
289 1.3 matt { SVR_MPC8572v1 >> 16, SVR_P2020v2 >> 16 } },
290 1.3 matt { "pcie", PCIE2_MPC8572_BASE, PCI_SIZE, 2,
291 1.3 matt 1, { ISOURCE_PCIEX2 },
292 1.3 matt 1 + ilog2(DEVDISR_PCIE2),
293 1.3 matt { SVR_MPC8572v1 >> 16, SVR_P2020v2 >> 16 } },
294 1.3 matt { "pcie", PCIE3_MPC8572_BASE, PCI_SIZE, 3,
295 1.3 matt 1, { ISOURCE_PCIEX3_MPC8572 },
296 1.3 matt 1 + ilog2(DEVDISR_PCIE3),
297 1.3 matt { SVR_MPC8572v1 >> 16, SVR_P2020v2 >> 16 } },
298 1.3 matt #endif
299 1.3 matt #if defined(MPC8536) || defined(P2020)
300 1.3 matt { "ehci", USB1_BASE, USB_SIZE, 1,
301 1.3 matt 1, { ISOURCE_USB1 },
302 1.3 matt 1 + ilog2(DEVDISR_USB1),
303 1.3 matt { SVR_MPC8536v1 >> 16, SVR_P2020v2 >> 16 } },
304 1.2 matt #endif
305 1.2 matt #ifdef MPC8536
306 1.3 matt { "ehci", USB2_BASE, USB_SIZE, 2,
307 1.3 matt 1, { ISOURCE_USB2 },
308 1.3 matt 1 + ilog2(DEVDISR_USB2),
309 1.3 matt { SVR_MPC8536v1 >> 16 }, },
310 1.3 matt { "ehci", USB3_BASE, USB_SIZE, 3,
311 1.3 matt 1, { ISOURCE_USB3 },
312 1.3 matt 1 + ilog2(DEVDISR_USB3),
313 1.3 matt { SVR_MPC8536v1 >> 16 }, },
314 1.3 matt { "sata", SATA1_BASE, SATA_SIZE, 1,
315 1.3 matt 1, { ISOURCE_SATA1 },
316 1.3 matt 1 + ilog2(DEVDISR_SATA1),
317 1.3 matt { SVR_MPC8536v1 >> 16 }, },
318 1.3 matt { "sata", SATA2_BASE, SATA_SIZE, 2,
319 1.3 matt 1, { ISOURCE_SATA2 },
320 1.3 matt 1 + ilog2(DEVDISR_SATA2),
321 1.3 matt { SVR_MPC8536v1 >> 16 }, },
322 1.3 matt { "spi", SPI_BASE, SPI_SIZE, 0,
323 1.3 matt 1, { ISOURCE_SPI },
324 1.3 matt 1 + ilog2(DEVDISR_SPI_15),
325 1.3 matt { SVR_MPC8536v1 >> 16 }, },
326 1.3 matt { "sdhc", ESDHC_BASE, ESDHC_SIZE, 0,
327 1.3 matt 1, { ISOURCE_ESDHC },
328 1.3 matt 1 + ilog2(DEVDISR_ESDHC_12),
329 1.3 matt { SVR_MPC8536v1 >> 16 }, },
330 1.3 matt #endif
331 1.3 matt #if defined(P2020)
332 1.3 matt { "spi", SPI_BASE, SPI_SIZE, 0,
333 1.3 matt 1, { ISOURCE_SPI },
334 1.3 matt 1 + ilog2(DEVDISR_SPI_28),
335 1.3 matt { SVR_P2020v2 >> 16 }, },
336 1.3 matt { "sdhc", ESDHC_BASE, ESDHC_SIZE, 0,
337 1.3 matt 1, { ISOURCE_ESDHC },
338 1.3 matt 1 + ilog2(DEVDISR_ESDHC_10),
339 1.3 matt { SVR_P2020v2 >> 16 }, },
340 1.2 matt #endif
341 1.2 matt //{ "sec", RNG_BASE, RNG_SIZE, 0, 0, },
342 1.2 matt { NULL }
343 1.2 matt };
344 1.2 matt
345 1.2 matt static int
346 1.2 matt e500_cngetc(dev_t dv)
347 1.2 matt {
348 1.2 matt volatile uint8_t * const com0addr = (void *)(GUR_BASE+CONSADDR);
349 1.2 matt
350 1.2 matt if ((com0addr[com_lsr] & LSR_RXRDY) == 0)
351 1.2 matt return -1;
352 1.2 matt
353 1.2 matt return com0addr[com_data] & 0xff;
354 1.2 matt }
355 1.2 matt
356 1.2 matt static void
357 1.2 matt e500_cnputc(dev_t dv, int c)
358 1.2 matt {
359 1.2 matt volatile uint8_t * const com0addr = (void *)(GUR_BASE+CONSADDR);
360 1.2 matt int timo = 150000;
361 1.2 matt
362 1.2 matt while ((com0addr[com_lsr] & LSR_TXRDY) == 0 && --timo > 0)
363 1.2 matt ;
364 1.2 matt
365 1.2 matt com0addr[com_data] = c;
366 1.2 matt __asm("mbar");
367 1.2 matt
368 1.2 matt while ((com0addr[com_lsr] & LSR_TSRE) == 0 && --timo > 0)
369 1.2 matt ;
370 1.2 matt }
371 1.2 matt
372 1.2 matt static void *
373 1.2 matt gur_tlb_mapiodev(paddr_t pa, psize_t len)
374 1.2 matt {
375 1.2 matt if (pa < gur_bst.pbs_offset)
376 1.2 matt return NULL;
377 1.2 matt if (pa + len > gur_bst.pbs_offset + gur_bst.pbs_limit)
378 1.2 matt return NULL;
379 1.2 matt return (void *)pa;
380 1.2 matt }
381 1.2 matt
382 1.2 matt static void *(* const early_tlb_mapiodev)(paddr_t, psize_t) = gur_tlb_mapiodev;
383 1.2 matt
384 1.2 matt static void
385 1.2 matt e500_cpu_reset(void)
386 1.2 matt {
387 1.2 matt __asm volatile("sync");
388 1.2 matt cpu_write_4(GLOBAL_BASE + RSTCR, HRESET_REQ);
389 1.2 matt __asm volatile("msync;isync");
390 1.2 matt }
391 1.2 matt
392 1.2 matt static psize_t
393 1.2 matt memprobe(vaddr_t endkernel)
394 1.2 matt {
395 1.2 matt phys_ram_seg_t *mr;
396 1.6 matt paddr_t boot_page = cpu_read_4(GUR_BPTR);
397 1.6 matt printf(" bptr=%"PRIxPADDR, boot_page);
398 1.6 matt if (boot_page & BPTR_EN) {
399 1.6 matt /*
400 1.6 matt * shift it to an address
401 1.6 matt */
402 1.6 matt boot_page = (boot_page & BPTR_BOOT_PAGE) << PAGE_SHIFT;
403 1.6 matt } else {
404 1.6 matt boot_page = ~(paddr_t)0;
405 1.6 matt }
406 1.2 matt
407 1.2 matt /*
408 1.2 matt * First we need to find out how much physical memory we have.
409 1.2 matt * We could let our bootloader tell us, but it's almost as easy
410 1.2 matt * to ask the DDR memory controller.
411 1.2 matt */
412 1.2 matt mr = physmemr;
413 1.2 matt #if 1
414 1.2 matt for (u_int i = 0; i < 4; i++) {
415 1.2 matt uint32_t v = cpu_read_4(DDRC1_BASE + CS_CONFIG(i));
416 1.2 matt if (v & CS_CONFIG_EN) {
417 1.2 matt v = cpu_read_4(DDRC1_BASE + CS_BNDS(i));
418 1.6 matt if (v == 0)
419 1.6 matt continue;
420 1.2 matt mr->start = BNDS_SA_GET(v);
421 1.2 matt mr->size = BNDS_SIZE_GET(v);
422 1.6 matt #if 0
423 1.6 matt printf(" [%zd]={%#"PRIx64"@%#"PRIx64"}",
424 1.6 matt mr - physmemr, mr->size, mr->start);
425 1.6 matt #endif
426 1.2 matt mr++;
427 1.2 matt }
428 1.2 matt }
429 1.2 matt
430 1.2 matt if (mr == physmemr)
431 1.2 matt panic("no memory configured!");
432 1.2 matt #else
433 1.2 matt mr->start = 0;
434 1.2 matt mr->size = 32 << 20;
435 1.2 matt mr++;
436 1.2 matt #endif
437 1.2 matt
438 1.2 matt /*
439 1.2 matt * Sort memory regions from low to high and coalesce adjacent regions
440 1.2 matt */
441 1.2 matt u_int cnt = mr - physmemr;
442 1.2 matt if (cnt > 1) {
443 1.2 matt for (u_int i = 0; i < cnt - 1; i++) {
444 1.2 matt for (u_int j = i + 1; j < cnt; j++) {
445 1.2 matt if (physmemr[j].start < physmemr[i].start) {
446 1.2 matt phys_ram_seg_t tmp = physmemr[i];
447 1.2 matt physmemr[i] = physmemr[j];
448 1.2 matt physmemr[j] = tmp;
449 1.2 matt }
450 1.2 matt }
451 1.2 matt }
452 1.2 matt mr = physmemr;
453 1.2 matt for (u_int i = 0; i < cnt; i++, mr++) {
454 1.2 matt if (mr->start + mr->size == mr[1].start) {
455 1.2 matt mr->size += mr[1].size;
456 1.2 matt for (u_int j = 1; j < cnt - i; j++)
457 1.2 matt mr[j] = mr[j+1];
458 1.2 matt cnt--;
459 1.2 matt }
460 1.2 matt }
461 1.2 matt }
462 1.2 matt
463 1.2 matt /*
464 1.2 matt * Copy physical memory to available memory.
465 1.2 matt */
466 1.2 matt memcpy(availmemr, physmemr, cnt * sizeof(physmemr[0]));
467 1.2 matt
468 1.2 matt /*
469 1.2 matt * Adjust available memory to skip kernel at start of memory.
470 1.2 matt */
471 1.2 matt availmemr[0].size -= endkernel - availmemr[0].start;
472 1.2 matt availmemr[0].start = endkernel;
473 1.2 matt
474 1.6 matt mr = availmemr;
475 1.6 matt for (u_int i = 0; i < cnt; i++, mr++) {
476 1.6 matt /*
477 1.6 matt * U-boot reserves a boot-page on multi-core chips.
478 1.6 matt * We need to make sure that we never disturb it.
479 1.6 matt */
480 1.6 matt const paddr_t mr_end = mr->start + mr->size;
481 1.6 matt if (mr_end > boot_page && boot_page >= mr->start) {
482 1.6 matt /*
483 1.6 matt * Normally u-boot will put in at the end
484 1.6 matt * of memory. But in case it doesn't, deal
485 1.6 matt * with all possibilities.
486 1.6 matt */
487 1.6 matt if (boot_page + PAGE_SIZE == mr_end) {
488 1.6 matt mr->size -= PAGE_SIZE;
489 1.6 matt } else if (boot_page == mr->start) {
490 1.6 matt mr->start += PAGE_SIZE;
491 1.6 matt mr->size -= PAGE_SIZE;
492 1.6 matt } else {
493 1.6 matt mr->size = boot_page - mr->start;
494 1.6 matt mr++;
495 1.6 matt for (u_int j = cnt; j > i + 1; j--) {
496 1.6 matt availmemr[j] = availmemr[j-1];
497 1.6 matt }
498 1.6 matt cnt++;
499 1.6 matt mr->start = boot_page + PAGE_SIZE;
500 1.6 matt mr->size = mr_end - mr->start;
501 1.6 matt }
502 1.6 matt break;
503 1.6 matt }
504 1.6 matt }
505 1.6 matt
506 1.2 matt /*
507 1.2 matt * Steal pages at the end of memory for the kernel message buffer.
508 1.2 matt */
509 1.2 matt availmemr[cnt-1].size -= round_page(MSGBUFSIZE);
510 1.2 matt msgbuf_paddr =
511 1.2 matt (uintptr_t)(availmemr[cnt-1].start + availmemr[cnt-1].size);
512 1.2 matt
513 1.2 matt /*
514 1.2 matt * Calculate physmem.
515 1.2 matt */
516 1.2 matt for (u_int i = 0; i < cnt; i++)
517 1.2 matt physmem += atop(physmemr[i].size);
518 1.2 matt
519 1.2 matt nmemr = cnt;
520 1.2 matt return physmemr[cnt-1].start + physmemr[cnt-1].size;
521 1.2 matt }
522 1.2 matt
523 1.2 matt void
524 1.2 matt consinit(void)
525 1.2 matt {
526 1.2 matt static bool attached = false;
527 1.2 matt
528 1.2 matt if (attached)
529 1.2 matt return;
530 1.2 matt attached = true;
531 1.2 matt
532 1.2 matt if (comcnfreq == -1) {
533 1.2 matt const uint32_t porpplsr = cpu_read_4(GLOBAL_BASE + PORPLLSR);
534 1.2 matt const uint32_t plat_ratio = PLAT_RATIO_GET(porpplsr);
535 1.2 matt comcnfreq = e500_sys_clk * plat_ratio;
536 1.2 matt printf(" comcnfreq=%u", comcnfreq);
537 1.2 matt }
538 1.2 matt
539 1.2 matt comcnattach(&gur_bst, comcnaddr, comcnspeed, comcnfreq,
540 1.2 matt COM_TYPE_NORMAL, comcnmode);
541 1.2 matt }
542 1.2 matt
543 1.2 matt void
544 1.2 matt cpu_probe_cache(void)
545 1.2 matt {
546 1.2 matt struct cpu_info * const ci = curcpu();
547 1.2 matt const uint32_t l1cfg0 = mfspr(SPR_L1CFG0);
548 1.2 matt
549 1.2 matt ci->ci_ci.dcache_size = L1CFG_CSIZE_GET(l1cfg0);
550 1.2 matt ci->ci_ci.dcache_line_size = 32 << L1CFG_CBSIZE_GET(l1cfg0);
551 1.2 matt
552 1.2 matt if (L1CFG_CARCH_GET(l1cfg0) == L1CFG_CARCH_HARVARD) {
553 1.2 matt const uint32_t l1cfg1 = mfspr(SPR_L1CFG1);
554 1.2 matt
555 1.2 matt ci->ci_ci.icache_size = L1CFG_CSIZE_GET(l1cfg1);
556 1.2 matt ci->ci_ci.icache_line_size = 32 << L1CFG_CBSIZE_GET(l1cfg1);
557 1.2 matt } else {
558 1.2 matt ci->ci_ci.icache_size = ci->ci_ci.dcache_size;
559 1.2 matt ci->ci_ci.icache_line_size = ci->ci_ci.dcache_line_size;
560 1.2 matt }
561 1.2 matt
562 1.2 matt #ifdef DEBUG
563 1.2 matt uint32_t l1csr0 = mfspr(SPR_L1CSR0);
564 1.2 matt if ((L1CSR_CE & l1csr0) == 0)
565 1.2 matt printf(" DC=off");
566 1.2 matt
567 1.2 matt uint32_t l1csr1 = mfspr(SPR_L1CSR1);
568 1.2 matt if ((L1CSR_CE & l1csr1) == 0)
569 1.2 matt printf(" IC=off");
570 1.2 matt #endif
571 1.2 matt }
572 1.2 matt
573 1.3 matt static uint16_t
574 1.3 matt getsvr(void)
575 1.3 matt {
576 1.3 matt uint16_t svr = mfspr(SPR_SVR) >> 16;
577 1.3 matt
578 1.3 matt svr &= ~0x8; /* clear security bit */
579 1.3 matt switch (svr) {
580 1.3 matt case SVR_MPC8543v1 >> 16: return SVR_MPC8548v1 >> 16;
581 1.3 matt case SVR_MPC8541v1 >> 16: return SVR_MPC8555v1 >> 16;
582 1.3 matt case SVR_P2010v2 >> 16: return SVR_P2020v2 >> 16;
583 1.3 matt default: return svr;
584 1.3 matt }
585 1.3 matt }
586 1.3 matt
587 1.2 matt static const char *
588 1.2 matt socname(uint32_t svr)
589 1.2 matt {
590 1.3 matt svr &= ~0x80000; /* clear security bit */
591 1.2 matt switch (svr >> 8) {
592 1.5 matt case SVR_MPC8533 >> 8: return "MPC8533";
593 1.3 matt case SVR_MPC8536v1 >> 8: return "MPC8536";
594 1.3 matt case SVR_MPC8541v1 >> 8: return "MPC8541";
595 1.2 matt case SVR_MPC8543v2 >> 8: return "MPC8543";
596 1.2 matt case SVR_MPC8544v1 >> 8: return "MPC8544";
597 1.3 matt case SVR_MPC8545v2 >> 8: return "MPC8545";
598 1.3 matt case SVR_MPC8547v2 >> 8: return "MPC8547";
599 1.3 matt case SVR_MPC8548v2 >> 8: return "MPC8548";
600 1.3 matt case SVR_MPC8555v1 >> 8: return "MPC8555";
601 1.3 matt case SVR_MPC8568v1 >> 8: return "MPC8568";
602 1.3 matt case SVR_MPC8567v1 >> 8: return "MPC8567";
603 1.3 matt case SVR_MPC8572v1 >> 8: return "MPC8572";
604 1.3 matt case SVR_P2020v2 >> 8: return "P2020";
605 1.3 matt case SVR_P2010v2 >> 8: return "P2010";
606 1.2 matt default:
607 1.2 matt panic("%s: unknown SVR %#x", __func__, svr);
608 1.2 matt }
609 1.2 matt }
610 1.2 matt
611 1.2 matt static void
612 1.2 matt e500_tlb_print(device_t self, const char *name, uint32_t tlbcfg)
613 1.2 matt {
614 1.2 matt static const char units[16] = "KKKKKMMMMMGGGGGT";
615 1.2 matt
616 1.2 matt const uint32_t minsize = 1U << (2 * TLBCFG_MINSIZE(tlbcfg));
617 1.2 matt const uint32_t assoc = TLBCFG_ASSOC(tlbcfg);
618 1.2 matt const u_int maxsize_log4k = TLBCFG_MAXSIZE(tlbcfg);
619 1.2 matt const uint64_t maxsize = 1ULL << (2 * maxsize_log4k % 10);
620 1.2 matt const uint32_t nentries = TLBCFG_NENTRY(tlbcfg);
621 1.2 matt
622 1.2 matt aprint_normal_dev(self, "%s:", name);
623 1.2 matt
624 1.2 matt aprint_normal(" %u", nentries);
625 1.2 matt if (TLBCFG_AVAIL_P(tlbcfg)) {
626 1.2 matt aprint_normal(" variable-size (%uKB..%"PRIu64"%cB)",
627 1.2 matt minsize, maxsize, units[maxsize_log4k]);
628 1.2 matt } else {
629 1.2 matt aprint_normal(" fixed-size (%uKB)", minsize);
630 1.2 matt }
631 1.2 matt if (assoc == 0 || assoc == nentries)
632 1.2 matt aprint_normal(" fully");
633 1.2 matt else
634 1.2 matt aprint_normal(" %u-way set", assoc);
635 1.2 matt aprint_normal(" associative entries\n");
636 1.2 matt }
637 1.2 matt
638 1.2 matt static void
639 1.2 matt e500_cpu_attach(device_t self, u_int instance)
640 1.2 matt {
641 1.6 matt struct cpu_info * const ci = &cpu_info[instance - (instance > 0)];
642 1.2 matt
643 1.6 matt if (instance > 1) {
644 1.6 matt #ifdef MULTIPROCESSOR
645 1.6 matt #error still needs to be written
646 1.2 matt ci->ci_idepth = -1;
647 1.2 matt cpu_probe_cache();
648 1.6 matt #else
649 1.6 matt aprint_error_dev(self, "disabled (uniprocessor kernel)\n");
650 1.6 matt return;
651 1.6 matt #endif
652 1.2 matt }
653 1.2 matt
654 1.6 matt self->dv_private = ci;
655 1.6 matt
656 1.6 matt ci->ci_cpuid = instance - (instance > 0);
657 1.6 matt ci->ci_dev = self;
658 1.6 matt //ci->ci_idlespin = cpu_idlespin;
659 1.2 matt uint64_t freq = board_info_get_number("processor-frequency");
660 1.6 matt
661 1.2 matt char freqbuf[10];
662 1.2 matt if (freq >= 999500000) {
663 1.2 matt const uint32_t freq32 = (freq + 500000) / 10000000;
664 1.2 matt snprintf(freqbuf, sizeof(freqbuf), "%u.%02u GHz",
665 1.2 matt freq32 / 100, freq32 % 100);
666 1.2 matt } else {
667 1.2 matt const uint32_t freq32 = (freq + 500000) / 1000000;
668 1.2 matt snprintf(freqbuf, sizeof(freqbuf), "%u MHz", freq32);
669 1.2 matt }
670 1.2 matt
671 1.2 matt const uint32_t pvr = mfpvr();
672 1.2 matt const uint32_t svr = mfspr(SPR_SVR);
673 1.2 matt const uint32_t pir = mfspr(SPR_PIR);
674 1.2 matt
675 1.2 matt aprint_normal_dev(self, "%s %s%s %u.%u with an e500%s %u.%u core, "
676 1.2 matt "ID %u%s\n",
677 1.2 matt freqbuf, socname(svr), (SVR_SECURITY_P(svr) ? "E" : ""),
678 1.2 matt (svr >> 4) & 15, svr & 15,
679 1.2 matt (pvr >> 16) == PVR_MPCe500v2 ? "v2" : "",
680 1.2 matt (pvr >> 4) & 15, pvr & 15,
681 1.2 matt pir, (pir == 0 ? " (Primary)" : ""));
682 1.2 matt
683 1.2 matt const uint32_t l1cfg0 = mfspr(SPR_L1CFG0);
684 1.2 matt aprint_normal_dev(self,
685 1.2 matt "%uKB/%uB %u-way L1 %s cache\n",
686 1.2 matt L1CFG_CSIZE_GET(l1cfg0) >> 10,
687 1.2 matt 32 << L1CFG_CBSIZE_GET(l1cfg0),
688 1.2 matt L1CFG_CNWAY_GET(l1cfg0),
689 1.2 matt L1CFG_CARCH_GET(l1cfg0) == L1CFG_CARCH_HARVARD
690 1.2 matt ? "data" : "unified");
691 1.2 matt
692 1.2 matt if (L1CFG_CARCH_GET(l1cfg0) == L1CFG_CARCH_HARVARD) {
693 1.2 matt const uint32_t l1cfg1 = mfspr(SPR_L1CFG1);
694 1.2 matt aprint_normal_dev(self,
695 1.2 matt "%uKB/%uB %u-way L1 %s cache\n",
696 1.2 matt L1CFG_CSIZE_GET(l1cfg1) >> 10,
697 1.2 matt 32 << L1CFG_CBSIZE_GET(l1cfg1),
698 1.2 matt L1CFG_CNWAY_GET(l1cfg1),
699 1.2 matt "instruction");
700 1.2 matt }
701 1.2 matt
702 1.2 matt const uint32_t mmucfg = mfspr(SPR_MMUCFG);
703 1.2 matt aprint_normal_dev(self,
704 1.2 matt "%u TLBs, %u concurrent %u-bit PIDs (%u total)\n",
705 1.2 matt MMUCFG_NTLBS_GET(mmucfg) + 1,
706 1.2 matt MMUCFG_NPIDS_GET(mmucfg),
707 1.2 matt MMUCFG_PIDSIZE_GET(mmucfg) + 1,
708 1.2 matt 1 << (MMUCFG_PIDSIZE_GET(mmucfg) + 1));
709 1.2 matt
710 1.2 matt e500_tlb_print(self, "tlb0", mfspr(SPR_TLB0CFG));
711 1.2 matt e500_tlb_print(self, "tlb1", mfspr(SPR_TLB1CFG));
712 1.2 matt
713 1.7 matt intr_cpu_attach(ci);
714 1.2 matt cpu_evcnt_attach(ci);
715 1.7 matt
716 1.7 matt if (ci == curcpu())
717 1.7 matt intr_cpu_hatch(ci);
718 1.2 matt }
719 1.2 matt
720 1.7 matt void
721 1.7 matt e500_ipi_halt(void)
722 1.7 matt {
723 1.7 matt register_t msr, hid0;
724 1.7 matt
725 1.7 matt msr = wrtee(0);
726 1.7 matt
727 1.7 matt hid0 = mfspr(SPR_HID0);
728 1.7 matt hid0 = (hid0 & ~HID0_TBEN) | HID0_DOZE;
729 1.7 matt mtspr(SPR_HID0, hid0);
730 1.7 matt
731 1.7 matt msr = (msr & ~(PSL_EE|PSL_CE|PSL_ME)) | PSL_WE;
732 1.7 matt mtmsr(msr);
733 1.7 matt for (;;); /* loop forever */
734 1.7 matt }
735 1.7 matt
736 1.7 matt
737 1.2 matt static void
738 1.2 matt calltozero(void)
739 1.2 matt {
740 1.2 matt panic("call to 0 from %p", __builtin_return_address(0));
741 1.2 matt }
742 1.2 matt
743 1.2 matt void
744 1.2 matt initppc(vaddr_t startkernel, vaddr_t endkernel)
745 1.2 matt {
746 1.2 matt struct cpu_info * const ci = curcpu();
747 1.2 matt struct cpu_softc * const cpu = ci->ci_softc;
748 1.2 matt
749 1.2 matt cn_tab = &e500_earlycons;
750 1.2 matt printf(" initppc<enter>");
751 1.2 matt
752 1.2 matt const register_t hid0 = mfspr(SPR_HID0);
753 1.2 matt mtspr(SPR_HID0, hid0 | HID0_TBEN | HID0_EMCP);
754 1.2 matt #ifdef CADMUS
755 1.2 matt /*
756 1.2 matt * Need to cache this from cadmus since we need to unmap cadmus since
757 1.2 matt * it falls in the middle of kernel address space.
758 1.2 matt */
759 1.2 matt cadmus_pci = ((uint8_t *)0xf8004000)[CM_PCI];
760 1.2 matt cadmus_csr = ((uint8_t *)0xf8004000)[CM_CSR];
761 1.2 matt ((uint8_t *)0xf8004000)[CM_CSR] |= CM_RST_PHYRST;
762 1.2 matt printf(" cadmus_pci=%#x", cadmus_pci);
763 1.2 matt printf(" cadmus_csr=%#x", cadmus_csr);
764 1.2 matt ((uint8_t *)0xf8004000)[CM_CSR] = 0;
765 1.2 matt if ((cadmus_pci & CM_PCI_PSPEED) == CM_PCI_PSPEED_66) {
766 1.2 matt e500_sys_clk *= 2;
767 1.2 matt }
768 1.2 matt #endif
769 1.2 matt #ifdef PIXIS
770 1.2 matt pixis_spd = ((uint8_t *)PX_BASE)[PX_SPD];
771 1.6 matt printf(" pixis_spd=%#x sysclk=%"PRIuMAX,
772 1.6 matt pixis_spd, PX_SPD_SYSCLK_GET(pixis_spd));
773 1.6 matt #ifndef SYS_CLK
774 1.2 matt e500_sys_clk = pixis_spd_map[PX_SPD_SYSCLK_GET(pixis_spd)];
775 1.6 matt #else
776 1.6 matt printf(" pixis_sysclk=%u", pixis_spd_map[PX_SPD_SYSCLK_GET(pixis_spd)]);
777 1.6 matt #endif
778 1.2 matt #endif
779 1.2 matt printf(" porpllsr=0x%08x",
780 1.2 matt *(uint32_t *)(GUR_BASE + GLOBAL_BASE + PORPLLSR));
781 1.2 matt printf(" sys_clk=%"PRIu64, e500_sys_clk);
782 1.2 matt
783 1.2 matt /*
784 1.2 matt * Make sure arguments are page aligned.
785 1.2 matt */
786 1.2 matt startkernel = trunc_page(startkernel);
787 1.2 matt endkernel = round_page(endkernel);
788 1.2 matt
789 1.2 matt /*
790 1.2 matt * Initialize the bus space tag used to access the 85xx general
791 1.2 matt * utility registers. It doesn't need to be extent protected.
792 1.2 matt * We know the GUR is mapped via a TLB1 entry so we add a limited
793 1.2 matt * mapiodev which allows mappings in GUR space.
794 1.2 matt */
795 1.2 matt CTASSERT(offsetof(struct tlb_md_ops, md_tlb_mapiodev) == 0);
796 1.2 matt cpu_md_ops.md_tlb_ops = (const void *)&early_tlb_mapiodev;
797 1.2 matt bus_space_init(&gur_bst, NULL, NULL, 0);
798 1.5 matt bus_space_init(&gur_le_bst, NULL, NULL, 0);
799 1.2 matt cpu->cpu_bst = &gur_bst;
800 1.5 matt cpu->cpu_le_bst = &gur_le_bst;
801 1.2 matt cpu->cpu_bsh = gur_bsh;
802 1.2 matt
803 1.2 matt /*
804 1.2 matt * Attach the console early, really early.
805 1.2 matt */
806 1.2 matt consinit();
807 1.2 matt
808 1.2 matt /*
809 1.2 matt * Reset the PIC to a known state.
810 1.2 matt */
811 1.2 matt cpu_write_4(OPENPIC_BASE + OPENPIC_GCR, GCR_RST);
812 1.2 matt while (cpu_read_4(OPENPIC_BASE + OPENPIC_GCR) & GCR_RST)
813 1.2 matt ;
814 1.2 matt #if 0
815 1.2 matt cpu_write_4(OPENPIC_BASE + OPENPIC_CTPR, 15); /* IPL_HIGH */
816 1.2 matt #endif
817 1.2 matt printf(" openpic-reset(ctpr=%u)",
818 1.2 matt cpu_read_4(OPENPIC_BASE + OPENPIC_CTPR));
819 1.2 matt
820 1.2 matt /*
821 1.2 matt * fill in with an absolute branch to a routine that will panic.
822 1.2 matt */
823 1.2 matt *(int *)0 = 0x48000002 | (int) calltozero;
824 1.2 matt
825 1.2 matt /*
826 1.2 matt * Get the cache sizes.
827 1.2 matt */
828 1.2 matt cpu_probe_cache();
829 1.6 matt printf(" cache(DC=%uKB/%u,IC=%uKB/%u)",
830 1.2 matt ci->ci_ci.dcache_size >> 10,
831 1.2 matt ci->ci_ci.dcache_line_size,
832 1.2 matt ci->ci_ci.icache_size >> 10,
833 1.2 matt ci->ci_ci.icache_line_size);
834 1.2 matt
835 1.2 matt /*
836 1.2 matt * Now find out how much memory is attached
837 1.2 matt */
838 1.2 matt pmemsize = memprobe(endkernel);
839 1.5 matt cpu->cpu_highmem = pmemsize;
840 1.2 matt printf(" memprobe=%zuMB", (size_t) (pmemsize >> 20));
841 1.2 matt
842 1.2 matt /*
843 1.2 matt * Now we need cleanout the TLB of stuff that we don't need.
844 1.2 matt */
845 1.2 matt e500_tlb_init(endkernel, pmemsize);
846 1.2 matt printf(" e500_tlbinit(%#lx,%zuMB)",
847 1.2 matt endkernel, (size_t) (pmemsize >> 20));
848 1.2 matt
849 1.2 matt /*
850 1.2 matt *
851 1.2 matt */
852 1.2 matt printf(" hid0=%#lx/%#lx", hid0, mfspr(SPR_HID0));
853 1.2 matt printf(" hid1=%#lx", mfspr(SPR_HID1));
854 1.2 matt printf(" pordevsr=%#x", cpu_read_4(GLOBAL_BASE + PORDEVSR));
855 1.2 matt printf(" devdisr=%#x", cpu_read_4(GLOBAL_BASE + DEVDISR));
856 1.2 matt
857 1.2 matt mtmsr(mfmsr() | PSL_CE | PSL_ME | PSL_DE);
858 1.2 matt
859 1.2 matt /*
860 1.2 matt * Initialize the message buffer.
861 1.2 matt */
862 1.2 matt initmsgbuf((void *)msgbuf_paddr, round_page(MSGBUFSIZE));
863 1.2 matt printf(" msgbuf=%p", (void *)msgbuf_paddr);
864 1.2 matt
865 1.2 matt /*
866 1.2 matt * Initialize exception vectors and interrupts
867 1.2 matt */
868 1.2 matt exception_init(&e500_intrsw);
869 1.2 matt printf(" exception_init=%p", &e500_intrsw);
870 1.2 matt mtspr(SPR_TCR, TCR_WIE | mfspr(SPR_TCR));
871 1.2 matt
872 1.2 matt /*
873 1.2 matt * Set the page size.
874 1.2 matt */
875 1.2 matt uvm_setpagesize();
876 1.2 matt
877 1.2 matt /*
878 1.2 matt * Initialize the pmap.
879 1.2 matt */
880 1.2 matt pmap_bootstrap(startkernel, endkernel, availmemr, nmemr);
881 1.2 matt
882 1.2 matt /*
883 1.2 matt * Let's take all the indirect calls via our stubs and patch
884 1.2 matt * them to be direct calls.
885 1.2 matt */
886 1.2 matt booke_fixup_stubs();
887 1.2 matt #if 0
888 1.2 matt /*
889 1.2 matt * As a debug measure we can change the TLB entry that maps all of
890 1.2 matt * memory to one that encompasses the 64KB with the kernel vectors.
891 1.2 matt * All other pages will be soft faulted into the TLB as needed.
892 1.2 matt */
893 1.2 matt const uint32_t saved_mas0 = mfspr(SPR_MAS0);
894 1.2 matt mtspr(SPR_MAS6, 0);
895 1.2 matt __asm volatile("tlbsx\t0, %0" :: "b"(startkernel));
896 1.2 matt uint32_t mas0 = mfspr(SPR_MAS0);
897 1.2 matt uint32_t mas1 = mfspr(SPR_MAS1);
898 1.2 matt uint32_t mas2 = mfspr(SPR_MAS2);
899 1.2 matt uint32_t mas3 = mfspr(SPR_MAS3);
900 1.2 matt KASSERT(mas3 & MAS3_SW);
901 1.2 matt KASSERT(mas3 & MAS3_SR);
902 1.2 matt KASSERT(mas3 & MAS3_SX);
903 1.2 matt mas1 = (mas1 & ~MAS1_TSIZE) | MASX_TSIZE_64KB;
904 1.2 matt pt_entry_t xpn_mask = ~0 << (10 + 2 * MASX_TSIZE_GET(mas1));
905 1.2 matt mas2 = (mas2 & ~(MAS2_EPN )) | (startkernel & xpn_mask);
906 1.2 matt mas3 = (mas3 & ~(MAS3_RPN|MAS3_SW)) | (startkernel & xpn_mask);
907 1.2 matt printf(" %#lx=<%#x,%#x,%#x,%#x>", startkernel, mas0, mas1, mas2, mas3);
908 1.2 matt #if 1
909 1.2 matt mtspr(SPR_MAS1, mas1);
910 1.2 matt mtspr(SPR_MAS2, mas2);
911 1.2 matt mtspr(SPR_MAS3, mas3);
912 1.2 matt extern void tlbwe(void);
913 1.2 matt tlbwe();
914 1.2 matt mtspr(SPR_MAS0, saved_mas0);
915 1.2 matt printf("(ok)");
916 1.2 matt #endif
917 1.2 matt #endif
918 1.2 matt
919 1.2 matt /*
920 1.2 matt * Set some more MD helpers
921 1.2 matt */
922 1.2 matt cpu_md_ops.md_cpunode_locs = mpc8548_cpunode_locs;
923 1.2 matt cpu_md_ops.md_device_register = e500_device_register;
924 1.2 matt cpu_md_ops.md_cpu_attach = e500_cpu_attach;
925 1.2 matt cpu_md_ops.md_cpu_reset = e500_cpu_reset;
926 1.2 matt #if NGPIO > 0
927 1.2 matt cpu_md_ops.md_cpunode_attach = pq3gpio_attach;
928 1.2 matt #endif
929 1.2 matt
930 1.2 matt printf(" initppc done!\n");
931 1.8 mrg
932 1.8 mrg /*
933 1.8 mrg * Look for the Book-E modules in the right place.
934 1.8 mrg */
935 1.8 mrg module_machine = module_machine_booke;
936 1.2 matt }
937 1.2 matt
938 1.2 matt #ifdef MPC8548
939 1.2 matt static const char * const mpc8548cds_extirq_names[] = {
940 1.2 matt [0] = "pci inta",
941 1.2 matt [1] = "pci intb",
942 1.2 matt [2] = "pci intc",
943 1.2 matt [3] = "pci intd",
944 1.2 matt [4] = "irq4",
945 1.2 matt [5] = "gige phy",
946 1.2 matt [6] = "atm phy",
947 1.2 matt [7] = "cpld",
948 1.2 matt [8] = "irq8",
949 1.2 matt [9] = "nvram",
950 1.2 matt [10] = "debug",
951 1.2 matt [11] = "pci2 inta",
952 1.2 matt };
953 1.2 matt #endif
954 1.2 matt
955 1.2 matt static const char * const mpc85xx_extirq_names[] = {
956 1.2 matt [0] = "extirq 0",
957 1.2 matt [1] = "extirq 1",
958 1.2 matt [2] = "extirq 2",
959 1.2 matt [3] = "extirq 3",
960 1.2 matt [4] = "extirq 4",
961 1.2 matt [5] = "extirq 5",
962 1.2 matt [6] = "extirq 6",
963 1.2 matt [7] = "extirq 7",
964 1.2 matt [8] = "extirq 8",
965 1.2 matt [9] = "extirq 9",
966 1.2 matt [10] = "extirq 10",
967 1.2 matt [11] = "extirq 11",
968 1.2 matt };
969 1.2 matt
970 1.2 matt static void
971 1.2 matt mpc85xx_extirq_setup(void)
972 1.2 matt {
973 1.2 matt #ifdef MPC8548
974 1.2 matt const char * const * names = mpc8548cds_extirq_names;
975 1.2 matt const size_t n = __arraycount(mpc8548cds_extirq_names);
976 1.2 matt #else
977 1.2 matt const char * const * names = mpc85xx_extirq_names;
978 1.2 matt const size_t n = __arraycount(mpc85xx_extirq_names);
979 1.2 matt #endif
980 1.2 matt prop_array_t extirqs = prop_array_create_with_capacity(n);
981 1.2 matt for (u_int i = 0; i < n; i++) {
982 1.2 matt prop_string_t ps = prop_string_create_cstring_nocopy(names[i]);
983 1.2 matt prop_array_set(extirqs, i, ps);
984 1.2 matt prop_object_release(ps);
985 1.2 matt }
986 1.2 matt board_info_add_object("external-irqs", extirqs);
987 1.2 matt prop_object_release(extirqs);
988 1.2 matt }
989 1.2 matt
990 1.2 matt static void
991 1.2 matt mpc85xx_pci_setup(const char *name, uint32_t intmask, int ist, int inta, ...)
992 1.2 matt {
993 1.2 matt prop_dictionary_t pci_intmap = prop_dictionary_create();
994 1.2 matt KASSERT(pci_intmap != NULL);
995 1.2 matt prop_number_t mask = prop_number_create_unsigned_integer(intmask);
996 1.2 matt KASSERT(mask != NULL);
997 1.2 matt prop_dictionary_set(pci_intmap, "interrupt-mask", mask);
998 1.2 matt prop_object_release(mask);
999 1.2 matt prop_number_t pn_ist = prop_number_create_unsigned_integer(ist);
1000 1.2 matt KASSERT(pn_ist != NULL);
1001 1.2 matt prop_number_t pn_intr = prop_number_create_unsigned_integer(inta);
1002 1.2 matt KASSERT(pn_intr != NULL);
1003 1.2 matt prop_dictionary_t entry = prop_dictionary_create();
1004 1.2 matt KASSERT(entry != NULL);
1005 1.2 matt prop_dictionary_set(entry, "interrupt", pn_intr);
1006 1.2 matt prop_dictionary_set(entry, "type", pn_ist);
1007 1.2 matt prop_dictionary_set(pci_intmap, "000000", entry);
1008 1.2 matt prop_object_release(pn_intr);
1009 1.2 matt prop_object_release(entry);
1010 1.2 matt va_list ap;
1011 1.2 matt va_start(ap, inta);
1012 1.2 matt u_int intrinc = __LOWEST_SET_BIT(intmask);
1013 1.2 matt for (u_int i = 0; i < intmask; i += intrinc) {
1014 1.2 matt char prop_name[12];
1015 1.2 matt snprintf(prop_name, sizeof(prop_name), "%06x", i + intrinc);
1016 1.2 matt entry = prop_dictionary_create();
1017 1.2 matt KASSERT(entry != NULL);
1018 1.2 matt pn_intr = prop_number_create_unsigned_integer(va_arg(ap, u_int));
1019 1.2 matt KASSERT(pn_intr != NULL);
1020 1.2 matt prop_dictionary_set(entry, "interrupt", pn_intr);
1021 1.2 matt prop_dictionary_set(entry, "type", pn_ist);
1022 1.2 matt prop_dictionary_set(pci_intmap, prop_name, entry);
1023 1.2 matt prop_object_release(pn_intr);
1024 1.2 matt prop_object_release(entry);
1025 1.2 matt }
1026 1.2 matt va_end(ap);
1027 1.2 matt prop_object_release(pn_ist);
1028 1.2 matt board_info_add_object(name, pci_intmap);
1029 1.2 matt prop_object_release(pci_intmap);
1030 1.2 matt }
1031 1.2 matt
1032 1.2 matt void
1033 1.2 matt cpu_startup(void)
1034 1.2 matt {
1035 1.2 matt struct cpu_info * const ci = curcpu();
1036 1.3 matt const uint16_t svr = getsvr();
1037 1.2 matt
1038 1.2 matt booke_cpu_startup(socname(mfspr(SPR_SVR)));
1039 1.2 matt
1040 1.2 matt uint32_t v = cpu_read_4(GLOBAL_BASE + PORPLLSR);
1041 1.2 matt uint32_t plat_ratio = PLAT_RATIO_GET(v);
1042 1.2 matt uint32_t e500_ratio = E500_RATIO_GET(v);
1043 1.2 matt
1044 1.2 matt uint64_t ccb_freq = e500_sys_clk * plat_ratio;
1045 1.2 matt uint64_t cpu_freq = ccb_freq * e500_ratio / 2;
1046 1.2 matt
1047 1.2 matt ci->ci_khz = (cpu_freq + 500) / 1000;
1048 1.2 matt cpu_timebase = ci->ci_data.cpu_cc_freq = ccb_freq / 8;
1049 1.2 matt
1050 1.3 matt board_info_add_number("my-id", svr);
1051 1.2 matt board_info_add_bool("pq3");
1052 1.2 matt board_info_add_number("mem-size", pmemsize);
1053 1.2 matt const uint32_t l2ctl = cpu_read_4(L2CACHE_BASE + L2CTL);
1054 1.2 matt uint32_t l2siz = L2CTL_L2SIZ_GET(l2ctl);
1055 1.2 matt uint32_t l2banks = l2siz >> 16;
1056 1.2 matt #ifdef MPC85555
1057 1.3 matt if (svr == (MPC8555v1 >> 16)) {
1058 1.2 matt l2siz >>= 1;
1059 1.2 matt l2banks >>= 1;
1060 1.2 matt }
1061 1.2 matt #endif
1062 1.6 matt paddr_t boot_page = cpu_read_4(GUR_BPTR);
1063 1.6 matt if (boot_page & BPTR_EN) {
1064 1.6 matt bool found = false;
1065 1.6 matt boot_page = (boot_page & BPTR_BOOT_PAGE) << PAGE_SHIFT;
1066 1.6 matt for (const uint32_t *dp = (void *)(boot_page + PAGE_SIZE - 4),
1067 1.6 matt * const bp = (void *)boot_page;
1068 1.6 matt bp <= dp; dp--) {
1069 1.6 matt if (*dp == boot_page) {
1070 1.6 matt uintptr_t spinup_table_addr = (uintptr_t)++dp;
1071 1.6 matt spinup_table_addr =
1072 1.6 matt roundup2(spinup_table_addr, 32);
1073 1.6 matt board_info_add_number("mp-boot-page",
1074 1.6 matt boot_page);
1075 1.6 matt board_info_add_number("mp-spin-up-table",
1076 1.6 matt spinup_table_addr);
1077 1.6 matt printf("Found MP boot page @ %#"PRIxPADDR". "
1078 1.6 matt "Spin-up table @ %#"PRIxPTR"\n",
1079 1.6 matt boot_page, spinup_table_addr);
1080 1.6 matt found = true;
1081 1.6 matt break;
1082 1.6 matt }
1083 1.6 matt }
1084 1.6 matt if (!found)
1085 1.6 matt printf("Found MP boot page @ %#"PRIxPADDR
1086 1.6 matt " with missing U-boot signature!\n", boot_page);
1087 1.6 matt }
1088 1.2 matt board_info_add_number("l2-cache-size", l2siz);
1089 1.2 matt board_info_add_number("l2-cache-line-size", 32);
1090 1.2 matt board_info_add_number("l2-cache-banks", l2banks);
1091 1.2 matt board_info_add_number("l2-cache-ways", 8);
1092 1.2 matt
1093 1.2 matt board_info_add_number("processor-frequency", cpu_freq);
1094 1.2 matt board_info_add_number("bus-frequency", ccb_freq);
1095 1.2 matt board_info_add_number("pci-frequency", e500_sys_clk);
1096 1.2 matt board_info_add_number("timebase-frequency", ccb_freq / 8);
1097 1.2 matt
1098 1.2 matt #ifdef CADMUS
1099 1.2 matt const uint8_t phy_base = CM_CSR_EPHY_GET(cadmus_csr) << 2;
1100 1.2 matt board_info_add_number("tsec1-phy-addr", phy_base + 0);
1101 1.2 matt board_info_add_number("tsec2-phy-addr", phy_base + 1);
1102 1.2 matt board_info_add_number("tsec3-phy-addr", phy_base + 2);
1103 1.2 matt board_info_add_number("tsec4-phy-addr", phy_base + 3);
1104 1.2 matt #else
1105 1.2 matt board_info_add_number("tsec1-phy-addr", MII_PHY_ANY);
1106 1.2 matt board_info_add_number("tsec2-phy-addr", MII_PHY_ANY);
1107 1.2 matt board_info_add_number("tsec3-phy-addr", MII_PHY_ANY);
1108 1.2 matt board_info_add_number("tsec4-phy-addr", MII_PHY_ANY);
1109 1.2 matt #endif
1110 1.2 matt
1111 1.2 matt uint64_t macstnaddr =
1112 1.2 matt ((uint64_t)le32toh(cpu_read_4(ETSEC1_BASE + MACSTNADDR1)) << 16)
1113 1.2 matt | ((uint64_t)le32toh(cpu_read_4(ETSEC1_BASE + MACSTNADDR2)) << 48);
1114 1.2 matt board_info_add_data("tsec-mac-addr-base", &macstnaddr, 6);
1115 1.2 matt
1116 1.2 matt #if NPCI > 0 && defined(PCI_MEMBASE)
1117 1.2 matt pcimem_ex = extent_create("pcimem",
1118 1.2 matt PCI_MEMBASE, PCI_MEMBASE + 4*PCI_MEMSIZE,
1119 1.2 matt M_DEVBUF, NULL, 0, EX_WAITOK);
1120 1.2 matt #endif
1121 1.2 matt #if NPCI > 0 && defined(PCI_IOBASE)
1122 1.2 matt pciio_ex = extent_create("pciio",
1123 1.2 matt PCI_IOBASE, PCI_IOBASE + 4*PCI_IOSIZE,
1124 1.2 matt M_DEVBUF, NULL, 0, EX_WAITOK);
1125 1.2 matt #endif
1126 1.2 matt mpc85xx_extirq_setup();
1127 1.2 matt /*
1128 1.2 matt * PCI-Express virtual wire interrupts on combined with
1129 1.2 matt * External IRQ0/1/2/3.
1130 1.2 matt */
1131 1.3 matt switch (svr) {
1132 1.2 matt #if defined(MPC8548)
1133 1.3 matt case SVR_MPC8548v1 >> 16:
1134 1.3 matt mpc85xx_pci_setup("pcie0-interrupt-map", 0x001800,
1135 1.3 matt IST_LEVEL, 0, 1, 2, 3);
1136 1.3 matt break;
1137 1.3 matt #endif
1138 1.3 matt #if defined(MPC8544) || defined(MPC8572) || defined(MPC8536) || defined(P2020)
1139 1.3 matt case SVR_MPC8536v1 >> 16:
1140 1.3 matt case SVR_MPC8544v1 >> 16:
1141 1.3 matt case SVR_MPC8572v1 >> 16:
1142 1.3 matt case SVR_P2010v2 >> 16:
1143 1.3 matt case SVR_P2020v2 >> 16:
1144 1.3 matt mpc85xx_pci_setup("pcie1-interrupt-map", 0x001800, IST_LEVEL,
1145 1.3 matt 0, 1, 2, 3);
1146 1.3 matt mpc85xx_pci_setup("pcie2-interrupt-map", 0x001800, IST_LEVEL,
1147 1.3 matt 4, 5, 6, 7);
1148 1.3 matt mpc85xx_pci_setup("pcie3-interrupt-map", 0x001800, IST_LEVEL,
1149 1.3 matt 8, 9, 10, 11);
1150 1.3 matt break;
1151 1.2 matt #endif
1152 1.3 matt }
1153 1.3 matt switch (svr) {
1154 1.2 matt #if defined(MPC8536)
1155 1.3 matt case SVR_MPC8536v1 >> 16:
1156 1.5 matt mpc85xx_pci_setup("pci0-interrupt-map", 0x001800, IST_LEVEL,
1157 1.3 matt 1, 2, 3, 4);
1158 1.3 matt break;
1159 1.3 matt #endif
1160 1.3 matt #if defined(MPC8544)
1161 1.3 matt case SVR_MPC8544v1 >> 16:
1162 1.5 matt mpc85xx_pci_setup("pci0-interrupt-map", 0x001800, IST_LEVEL,
1163 1.3 matt 0, 1, 2, 3);
1164 1.3 matt break;
1165 1.2 matt #endif
1166 1.2 matt #if defined(MPC8548)
1167 1.3 matt case SVR_MPC8548v1 >> 16:
1168 1.3 matt mpc85xx_pci_setup("pci1-interrupt-map", 0x001800, IST_LEVEL,
1169 1.3 matt 0, 1, 2, 3);
1170 1.3 matt mpc85xx_pci_setup("pci2-interrupt-map", 0x001800, IST_LEVEL,
1171 1.3 matt 11, 1, 2, 3);
1172 1.3 matt break;
1173 1.2 matt #endif
1174 1.3 matt }
1175 1.2 matt }
1176