Home | History | Annotate | Line # | Download | only in virtex
design_gsrd1.c revision 1.2
      1  1.2  garbled /* 	$NetBSD: design_gsrd1.c,v 1.2 2007/10/17 19:54:20 garbled Exp $ */
      2  1.1    freza 
      3  1.1    freza /*
      4  1.1    freza  * Copyright (c) 2006 Jachym Holecek
      5  1.1    freza  * All rights reserved.
      6  1.1    freza  *
      7  1.1    freza  * Written for DFC Design, s.r.o.
      8  1.1    freza  *
      9  1.1    freza  * Redistribution and use in source and binary forms, with or without
     10  1.1    freza  * modification, are permitted provided that the following conditions
     11  1.1    freza  * are met:
     12  1.1    freza  *
     13  1.1    freza  * 1. Redistributions of source code must retain the above copyright
     14  1.1    freza  *    notice, this list of conditions and the following disclaimer.
     15  1.1    freza  *
     16  1.1    freza  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.1    freza  *    notice, this list of conditions and the following disclaimer in the
     18  1.1    freza  *    documentation and/or other materials provided with the distribution.
     19  1.1    freza  *
     20  1.1    freza  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21  1.1    freza  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22  1.1    freza  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.1    freza  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24  1.1    freza  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25  1.1    freza  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26  1.1    freza  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27  1.1    freza  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28  1.1    freza  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29  1.1    freza  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30  1.1    freza  */
     31  1.1    freza 
     32  1.1    freza #include <sys/cdefs.h>
     33  1.2  garbled __KERNEL_RCSID(0, "$NetBSD: design_gsrd1.c,v 1.2 2007/10/17 19:54:20 garbled Exp $");
     34  1.1    freza 
     35  1.1    freza #include <sys/param.h>
     36  1.1    freza #include <sys/systm.h>
     37  1.1    freza #include <sys/device.h>
     38  1.1    freza #include <sys/kernel.h>
     39  1.1    freza #include <sys/malloc.h>
     40  1.1    freza 
     41  1.1    freza #include <machine/cpu.h>
     42  1.1    freza #include <machine/bus.h>
     43  1.1    freza #include <machine/intr.h>
     44  1.1    freza 
     45  1.1    freza #include <powerpc/ibm4xx/dev/plbvar.h>
     46  1.1    freza 
     47  1.1    freza #include <evbppc/virtex/dev/xcvbusvar.h>
     48  1.1    freza 
     49  1.1    freza #include <evbppc/virtex/dev/xlcomreg.h>
     50  1.1    freza #include <evbppc/virtex/dev/cdmacreg.h>
     51  1.1    freza #include <evbppc/virtex/dev/temacreg.h>
     52  1.1    freza #include <evbppc/virtex/dev/tftreg.h>
     53  1.1    freza 
     54  1.1    freza #include <evbppc/virtex/virtex.h>
     55  1.1    freza #include <evbppc/virtex/dcr.h>
     56  1.1    freza 
     57  1.1    freza 
     58  1.1    freza #define DCR_CDMAC_BASE 		0x0140
     59  1.1    freza #define DCR_XLCOM_BASE 		0x0000
     60  1.1    freza #define DCR_TEMAC_BASE 		0x0030
     61  1.1    freza #define DCR_LLFB_BASE 		0x0080
     62  1.1    freza 
     63  1.1    freza #define CDMAC_TX0_STAT 		CDMAC_STAT_BASE(0)
     64  1.1    freza #define CDMAC_RX0_STAT 		CDMAC_STAT_BASE(1)
     65  1.1    freza #define CDMAC_TX1_STAT 		CDMAC_STAT_BASE(2)
     66  1.1    freza #define CDMAC_RX1_STAT 		CDMAC_STAT_BASE(3)
     67  1.1    freza 
     68  1.1    freza #define CDMAC_TX0_BASE 		CDMAC_CTRL_BASE(0)
     69  1.1    freza #define CDMAC_RX0_BASE 		CDMAC_CTRL_BASE(1)
     70  1.1    freza #define CDMAC_TX1_BASE 		CDMAC_CTRL_BASE(2)
     71  1.1    freza #define CDMAC_RX1_BASE 		CDMAC_CTRL_BASE(3)
     72  1.1    freza 
     73  1.1    freza #define CDMAC_INTR_LINE 	2
     74  1.1    freza #define CDMAC_NCHAN 		4
     75  1.1    freza 
     76  1.1    freza #define IPL_CDMAC 		IPL_NET
     77  1.1    freza #define splcdmac() 		splnet()
     78  1.1    freza 
     79  1.1    freza 
     80  1.1    freza /*
     81  1.1    freza  * CDMAC per-channel interrupt handler. CDMAC has only one interrupt signal
     82  1.1    freza  * shared by all channels on GSRD, so we have to dispatch channels manually.
     83  1.1    freza  *
     84  1.1    freza  * Note: we hardwire priority to IPL_NET, temac(4) is the only device that
     85  1.1    freza  * needs to service DMA interrupts anyway.
     86  1.1    freza  */
     87  1.1    freza struct cdmac_intr_handle {
     88  1.1    freza 	void 			(*cih_func)(void *);
     89  1.1    freza 	void 			*cih_arg;
     90  1.1    freza };
     91  1.1    freza 
     92  1.1    freza static void 			*cdmac_ih = NULL; 	/* real CDMAC intr */
     93  1.1    freza static struct cdmac_intr_handle *cdmac_intrs[CDMAC_NCHAN];
     94  1.1    freza 
     95  1.1    freza 
     96  1.1    freza /*
     97  1.1    freza  * DCR bus space leaf access routines.
     98  1.1    freza  */
     99  1.1    freza 
    100  1.1    freza static void
    101  1.1    freza xlcom0_write_4(bus_space_tag_t t, bus_space_handle_t h, uint32_t addr,
    102  1.1    freza     uint32_t val)
    103  1.1    freza {
    104  1.1    freza 	addr += h;
    105  1.1    freza 
    106  1.1    freza 	switch (addr) {
    107  1.1    freza 	WCASE(DCR_XLCOM_BASE, XLCOM_TX_FIFO);
    108  1.1    freza 	WCASE(DCR_XLCOM_BASE, XLCOM_STAT);
    109  1.1    freza 	WCASE(DCR_XLCOM_BASE, XLCOM_CNTL);
    110  1.1    freza 	WDEAD(addr);
    111  1.1    freza 	}
    112  1.1    freza }
    113  1.1    freza 
    114  1.1    freza static uint32_t
    115  1.1    freza xlcom0_read_4(bus_space_tag_t t, bus_space_handle_t h, uint32_t addr)
    116  1.1    freza {
    117  1.1    freza 	uint32_t 		val;
    118  1.1    freza 
    119  1.1    freza 	addr += h;
    120  1.1    freza 
    121  1.1    freza 	switch (addr) {
    122  1.1    freza 	RCASE(DCR_XLCOM_BASE, XLCOM_RX_FIFO);
    123  1.1    freza 	RCASE(DCR_XLCOM_BASE, XLCOM_STAT);
    124  1.1    freza 	RCASE(DCR_XLCOM_BASE, XLCOM_CNTL);
    125  1.1    freza 	RDEAD(addr);
    126  1.1    freza 	}
    127  1.1    freza 
    128  1.1    freza 	return (val);
    129  1.1    freza }
    130  1.1    freza 
    131  1.1    freza static void
    132  1.1    freza tft0_write_4(bus_space_tag_t t, bus_space_handle_t h, uint32_t addr,
    133  1.1    freza     uint32_t val)
    134  1.1    freza {
    135  1.1    freza 	addr += h;
    136  1.1    freza 
    137  1.1    freza 	switch (addr) {
    138  1.1    freza 	WCASE(DCR_LLFB_BASE, TFT_CTRL);
    139  1.1    freza 	WDEAD(addr);
    140  1.1    freza 	}
    141  1.1    freza }
    142  1.1    freza 
    143  1.1    freza static uint32_t
    144  1.1    freza tft0_read_4(bus_space_tag_t t, bus_space_handle_t h, uint32_t addr)
    145  1.1    freza {
    146  1.1    freza 	uint32_t 		val;
    147  1.1    freza 
    148  1.1    freza 	addr += h;
    149  1.1    freza 
    150  1.1    freza 	switch (addr) {
    151  1.1    freza 	RCASE(DCR_LLFB_BASE, TFT_CTRL);
    152  1.1    freza 	RDEAD(addr);
    153  1.1    freza 	}
    154  1.1    freza 
    155  1.1    freza 	return (val);
    156  1.1    freza }
    157  1.1    freza 
    158  1.1    freza #define DOCHAN(op, channel) \
    159  1.1    freza 	op(DCR_CDMAC_BASE, channel + CDMAC_NEXT); 	\
    160  1.1    freza 	op(DCR_CDMAC_BASE, channel + CDMAC_CURADDR); 	\
    161  1.1    freza 	op(DCR_CDMAC_BASE, channel + CDMAC_CURSIZE); 	\
    162  1.1    freza 	op(DCR_CDMAC_BASE, channel + CDMAC_CURDESC)
    163  1.1    freza 
    164  1.1    freza static void
    165  1.1    freza cdmac0_write_4(bus_space_tag_t t, bus_space_handle_t h, uint32_t addr,
    166  1.1    freza     uint32_t val)
    167  1.1    freza {
    168  1.1    freza 	addr += h;
    169  1.1    freza 
    170  1.1    freza 	switch (addr) {
    171  1.1    freza 	WCASE(DCR_CDMAC_BASE, CDMAC_INTR);
    172  1.1    freza 	WCASE(DCR_CDMAC_BASE, CDMAC_TX0_STAT);
    173  1.1    freza 	WCASE(DCR_CDMAC_BASE, CDMAC_RX0_STAT);
    174  1.1    freza 	WCASE(DCR_CDMAC_BASE, CDMAC_TX1_STAT);
    175  1.1    freza 	WCASE(DCR_CDMAC_BASE, CDMAC_RX1_STAT);
    176  1.1    freza 	DOCHAN(WCASE, CDMAC_TX0_BASE);
    177  1.1    freza 	DOCHAN(WCASE, CDMAC_RX0_BASE);
    178  1.1    freza 	DOCHAN(WCASE, CDMAC_TX1_BASE);
    179  1.1    freza 	DOCHAN(WCASE, CDMAC_RX1_BASE);
    180  1.1    freza 	WDEAD(addr);
    181  1.1    freza 	}
    182  1.1    freza }
    183  1.1    freza 
    184  1.1    freza static uint32_t
    185  1.1    freza cdmac0_read_4(bus_space_tag_t t, bus_space_handle_t h, uint32_t addr)
    186  1.1    freza {
    187  1.1    freza 	uint32_t 		val;
    188  1.1    freza 
    189  1.1    freza 	addr += h;
    190  1.1    freza 
    191  1.1    freza 	switch (addr) {
    192  1.1    freza 	RCASE(DCR_CDMAC_BASE, CDMAC_INTR);
    193  1.1    freza 	RCASE(DCR_CDMAC_BASE, CDMAC_TX0_STAT);
    194  1.1    freza 	RCASE(DCR_CDMAC_BASE, CDMAC_RX0_STAT);
    195  1.1    freza 	RCASE(DCR_CDMAC_BASE, CDMAC_TX1_STAT);
    196  1.1    freza 	RCASE(DCR_CDMAC_BASE, CDMAC_RX1_STAT);
    197  1.1    freza 	DOCHAN(RCASE, CDMAC_TX0_BASE);
    198  1.1    freza 	DOCHAN(RCASE, CDMAC_RX0_BASE);
    199  1.1    freza 	DOCHAN(RCASE, CDMAC_TX1_BASE);
    200  1.1    freza 	DOCHAN(RCASE, CDMAC_RX1_BASE);
    201  1.1    freza 	RDEAD(addr);
    202  1.1    freza 	}
    203  1.1    freza 
    204  1.1    freza 	return (val);
    205  1.1    freza }
    206  1.1    freza 
    207  1.1    freza #undef DOCHAN
    208  1.1    freza 
    209  1.1    freza static void
    210  1.1    freza temac0_write_4(bus_space_tag_t t, bus_space_handle_t h, uint32_t addr,
    211  1.1    freza     uint32_t val)
    212  1.1    freza {
    213  1.1    freza 	addr += h;
    214  1.1    freza 
    215  1.1    freza 	switch (addr) {
    216  1.1    freza 	WCASE(DCR_TEMAC_BASE, TEMAC_RESET);
    217  1.1    freza 	WDEAD(addr);
    218  1.1    freza 	}
    219  1.1    freza }
    220  1.1    freza 
    221  1.1    freza static const struct powerpc_bus_space xlcom_bst = {
    222  1.1    freza 	DCR_BST_BODY(DCR_XLCOM_BASE, xlcom0_read_4, xlcom0_write_4)
    223  1.1    freza };
    224  1.1    freza 
    225  1.1    freza static const struct powerpc_bus_space cdmac_bst = {
    226  1.1    freza 	DCR_BST_BODY(DCR_CDMAC_BASE, cdmac0_read_4, cdmac0_write_4)
    227  1.1    freza };
    228  1.1    freza 
    229  1.1    freza static const struct powerpc_bus_space temac_bst = {
    230  1.1    freza 	DCR_BST_BODY(DCR_TEMAC_BASE, NULL, temac0_write_4)
    231  1.1    freza };
    232  1.1    freza 
    233  1.1    freza static const struct powerpc_bus_space tft_bst = {
    234  1.1    freza 	DCR_BST_BODY(DCR_LLFB_BASE, tft0_read_4, tft0_write_4)
    235  1.1    freza };
    236  1.1    freza 
    237  1.1    freza /*
    238  1.1    freza  * Master device configuration table for GSRD design.
    239  1.1    freza  */
    240  1.1    freza static const struct gsrddev {
    241  1.1    freza 	const char 		*gdv_name;
    242  1.1    freza 	const char 		*gdv_attr;
    243  1.1    freza 	bus_space_tag_t 	gdv_bst;
    244  1.1    freza 	bus_addr_t 		gdv_addr;
    245  1.1    freza 	int 			gdv_intr;
    246  1.1    freza 	int 			gdv_rx_dma;
    247  1.1    freza 	int 			gdv_tx_dma;
    248  1.1    freza } gsrd_devices[] = {
    249  1.1    freza 	{			/* gsrd_devices[0] */
    250  1.1    freza 		.gdv_name 	= "xlcom",
    251  1.1    freza 		.gdv_attr 	= "xcvbus",
    252  1.1    freza 		.gdv_bst 	= &xlcom_bst,
    253  1.1    freza 		.gdv_addr 	= 0,
    254  1.1    freza 		.gdv_intr 	= 0,
    255  1.1    freza 		.gdv_rx_dma 	= -1,
    256  1.1    freza 		.gdv_tx_dma 	= -1,
    257  1.1    freza 	},
    258  1.1    freza 	{			/* gsrd_devices[1] */
    259  1.1    freza 		.gdv_name 	= "temac",
    260  1.1    freza 		.gdv_attr 	= "xcvbus",
    261  1.1    freza 		.gdv_bst 	= &temac_bst,
    262  1.1    freza 		.gdv_addr 	= 0,
    263  1.1    freza 		.gdv_intr 	= 1,
    264  1.1    freza 		.gdv_rx_dma 	= 3,
    265  1.1    freza 		.gdv_tx_dma 	= 2,
    266  1.1    freza 	},
    267  1.1    freza 	{			/* gsrd_devices[2] */
    268  1.1    freza 		.gdv_name 	= "tft",
    269  1.1    freza 		.gdv_attr 	= "llbus",
    270  1.1    freza 		.gdv_bst 	= &tft_bst,
    271  1.1    freza 		.gdv_addr 	= 0,
    272  1.1    freza 		.gdv_intr 	= -1,
    273  1.1    freza 		.gdv_rx_dma 	= -1,
    274  1.1    freza 		.gdv_tx_dma 	= 0,
    275  1.1    freza 	}
    276  1.1    freza };
    277  1.1    freza 
    278  1.1    freza static struct ll_dmac *
    279  1.1    freza virtex_mpmc_mapdma(int n, struct ll_dmac *chan)
    280  1.1    freza {
    281  1.1    freza 	if (n == -1)
    282  1.1    freza 		return (NULL);
    283  1.1    freza 
    284  1.1    freza 	chan->dmac_iot = &cdmac_bst;
    285  1.1    freza 	chan->dmac_ctrl_addr = CDMAC_CTRL_BASE(n);
    286  1.1    freza 	chan->dmac_stat_addr = CDMAC_STAT_BASE(n);
    287  1.1    freza 	chan->dmac_chan = n;
    288  1.1    freza 
    289  1.1    freza 	return (chan);
    290  1.1    freza }
    291  1.1    freza 
    292  1.1    freza static int
    293  1.1    freza cdmac_intr(void *arg)
    294  1.1    freza {
    295  1.1    freza 	uint32_t 		isr;
    296  1.1    freza 	int 			i;
    297  1.1    freza 	int 			did = 0;
    298  1.1    freza 
    299  1.1    freza 	isr = bus_space_read_4(&cdmac_bst, 0, CDMAC_INTR);
    300  1.1    freza 	bus_space_write_4(&cdmac_bst, 0, CDMAC_INTR, isr); 	/* ack */
    301  1.1    freza 
    302  1.1    freza 	for (i = 0; i < CDMAC_NCHAN; i++)
    303  1.1    freza 		if (ISSET(isr, CDMAC_CHAN_INTR(i)) &&
    304  1.1    freza 		    cdmac_intrs[i] != NULL) {
    305  1.1    freza 			(cdmac_intrs[i]->cih_func)(cdmac_intrs[i]->cih_arg);
    306  1.1    freza 			did++;
    307  1.1    freza 		}
    308  1.1    freza 
    309  1.1    freza 	/* XXX: This happens all the time under load... bug? */
    310  1.1    freza #if 0
    311  1.1    freza 	if (did == 0)
    312  1.1    freza 		aprint_normal("WARNING: stray cdmac isr 0x%x\n", isr);
    313  1.1    freza #endif
    314  1.1    freza 
    315  1.1    freza 	return (0);
    316  1.1    freza }
    317  1.1    freza 
    318  1.1    freza /*
    319  1.1    freza  * Public interface.
    320  1.1    freza  */
    321  1.1    freza 
    322  1.1    freza void
    323  1.1    freza virtex_autoconf(device_t self, struct plb_attach_args *paa)
    324  1.1    freza {
    325  1.1    freza 	struct xcvbus_attach_args 	vaa;
    326  1.1    freza 	struct ll_dmac 			rx, tx;
    327  1.1    freza 	int 				i;
    328  1.1    freza 
    329  1.1    freza 	/* Reset all CDMAC engines, disable interrupt. */
    330  1.1    freza 	bus_space_write_4(&cdmac_bst, 0, CDMAC_STAT_BASE(0), CDMAC_STAT_RESET);
    331  1.1    freza 	bus_space_write_4(&cdmac_bst, 0, CDMAC_STAT_BASE(1), CDMAC_STAT_RESET);
    332  1.1    freza 	bus_space_write_4(&cdmac_bst, 0, CDMAC_STAT_BASE(2), CDMAC_STAT_RESET);
    333  1.1    freza 	bus_space_write_4(&cdmac_bst, 0, CDMAC_STAT_BASE(3), CDMAC_STAT_RESET);
    334  1.1    freza 	bus_space_write_4(&cdmac_bst, 0, CDMAC_INTR, 0);
    335  1.1    freza 
    336  1.1    freza 	vaa.vaa_dmat = paa->plb_dmat;
    337  1.1    freza 	vaa._vaa_is_dcr = 1; 		/* XXX bst flag */
    338  1.1    freza 
    339  1.1    freza 	/* Attach all we have. */
    340  1.1    freza 	for (i = 0; i < __arraycount(gsrd_devices); i++) {
    341  1.1    freza 		const struct gsrddev 	*g = &gsrd_devices[i];
    342  1.1    freza 
    343  1.1    freza 		vaa.vaa_name 	= g->gdv_name;
    344  1.1    freza 		vaa.vaa_addr 	= g->gdv_addr;
    345  1.1    freza 		vaa.vaa_intr 	= g->gdv_intr;
    346  1.1    freza 		vaa.vaa_iot 	= g->gdv_bst;
    347  1.1    freza 
    348  1.1    freza 		vaa.vaa_rx_dmac = virtex_mpmc_mapdma(g->gdv_rx_dma, &rx);
    349  1.1    freza 		vaa.vaa_tx_dmac = virtex_mpmc_mapdma(g->gdv_tx_dma, &tx);
    350  1.1    freza 
    351  1.1    freza 		config_found_ia(self, g->gdv_attr, &vaa, xcvbus_print);
    352  1.1    freza 	}
    353  1.1    freza 
    354  1.1    freza 	/* Setup the dispatch handler. */
    355  1.1    freza 	cdmac_ih = intr_establish(CDMAC_INTR_LINE, IST_LEVEL, IPL_CDMAC,
    356  1.1    freza 	    cdmac_intr, NULL);
    357  1.1    freza 	if (cdmac_ih == NULL)
    358  1.1    freza 		panic("virtex_autoconf: could not establish cdmac intr");
    359  1.1    freza 
    360  1.1    freza 	/* Enable CDMAC interrupt. */
    361  1.1    freza 	bus_space_write_4(&cdmac_bst, 0, CDMAC_INTR, ~CDMAC_INTR_MIE);
    362  1.1    freza 	bus_space_write_4(&cdmac_bst, 0, CDMAC_INTR, CDMAC_INTR_MIE);
    363  1.1    freza }
    364  1.1    freza 
    365  1.1    freza void *
    366  1.1    freza ll_dmac_intr_establish(int chan, void (*func)(void *), void *arg)
    367  1.1    freza {
    368  1.1    freza 	struct cdmac_intr_handle *ih;
    369  1.1    freza 
    370  1.1    freza 	KASSERT(chan > 0 && chan < CDMAC_NCHAN);
    371  1.1    freza 
    372  1.1    freza 	/* We only allow one handler per channel, somewhat arbitrarily. */
    373  1.1    freza 	if (cdmac_intrs[chan] != NULL)
    374  1.1    freza 		return (NULL);
    375  1.1    freza 
    376  1.1    freza 	ih = malloc(sizeof(struct cdmac_intr_handle), M_DEVBUF,
    377  1.1    freza 	    cold ? M_NOWAIT : M_WAITOK);
    378  1.1    freza 	if (ih == NULL)
    379  1.1    freza 		return (NULL);
    380  1.1    freza 
    381  1.1    freza 	ih->cih_func = func;
    382  1.1    freza 	ih->cih_arg = arg;
    383  1.1    freza 
    384  1.1    freza 	return (cdmac_intrs[chan] = ih);
    385  1.1    freza }
    386  1.1    freza 
    387  1.1    freza void
    388  1.1    freza ll_dmac_intr_disestablish(int chan, void *handle)
    389  1.1    freza {
    390  1.1    freza 	int 			s;
    391  1.1    freza 
    392  1.1    freza 	KASSERT(chan > 0 && chan < CDMAC_NCHAN);
    393  1.1    freza 	KASSERT(cdmac_intrs[chan] == handle);
    394  1.1    freza 
    395  1.1    freza 	s = splcdmac();
    396  1.1    freza 	cdmac_intrs[chan] = NULL;
    397  1.1    freza 	splx(s);
    398  1.1    freza 
    399  1.1    freza 	free(handle, M_DEVBUF);
    400  1.1    freza }
    401  1.1    freza 
    402  1.1    freza int
    403  1.2  garbled virtex_bus_space_tag(const char *xname, bus_space_tag_t *bst)
    404  1.1    freza {
    405  1.1    freza 	if (strncmp(xname, "xlcom", 5) == 0) {
    406  1.1    freza 		*bst = &xlcom_bst;
    407  1.1    freza 		return (0);
    408  1.1    freza 	}
    409  1.1    freza 
    410  1.1    freza 	return (ENODEV);
    411  1.1    freza }
    412  1.1    freza 
    413  1.1    freza void
    414  1.1    freza virtex_machdep_init(vaddr_t endva, vsize_t maxsz, struct mem_region *phys,
    415  1.1    freza     struct mem_region *avail)
    416  1.1    freza {
    417  1.1    freza 	/* Nothing to do -- no memory-mapped devices. */
    418  1.1    freza }
    419  1.1    freza 
    420  1.1    freza void
    421  1.1    freza device_register(struct device *dev, void *aux)
    422  1.1    freza {
    423  1.1    freza 	/* Nothing to do -- no property hacks needed. */
    424  1.1    freza }
    425