Home | History | Annotate | Line # | Download | only in dev
if_temac.c revision 1.7
      1  1.7     joerg /* 	$NetBSD: if_temac.c,v 1.7 2010/04/05 07:19:30 joerg Exp $ */
      2  1.1     freza 
      3  1.1     freza /*
      4  1.1     freza  * Copyright (c) 2006 Jachym Holecek
      5  1.1     freza  * All rights reserved.
      6  1.1     freza  *
      7  1.1     freza  * Written for DFC Design, s.r.o.
      8  1.1     freza  *
      9  1.1     freza  * Redistribution and use in source and binary forms, with or without
     10  1.1     freza  * modification, are permitted provided that the following conditions
     11  1.1     freza  * are met:
     12  1.1     freza  *
     13  1.1     freza  * 1. Redistributions of source code must retain the above copyright
     14  1.1     freza  *    notice, this list of conditions and the following disclaimer.
     15  1.1     freza  *
     16  1.1     freza  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.1     freza  *    notice, this list of conditions and the following disclaimer in the
     18  1.1     freza  *    documentation and/or other materials provided with the distribution.
     19  1.1     freza  *
     20  1.1     freza  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21  1.1     freza  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22  1.1     freza  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23  1.1     freza  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24  1.1     freza  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25  1.1     freza  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26  1.1     freza  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27  1.1     freza  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28  1.1     freza  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29  1.1     freza  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30  1.1     freza  */
     31  1.1     freza 
     32  1.1     freza /*
     33  1.1     freza  * Driver for Xilinx LocalLink TEMAC as wired on the GSRD platform.
     34  1.1     freza  *
     35  1.1     freza  * TODO:
     36  1.1     freza  * 	- Optimize
     37  1.1     freza  * 	- Checksum offload
     38  1.1     freza  * 	- Address filters
     39  1.1     freza  * 	- Support jumbo frames
     40  1.1     freza  */
     41  1.1     freza 
     42  1.1     freza #include <sys/cdefs.h>
     43  1.7     joerg __KERNEL_RCSID(0, "$NetBSD: if_temac.c,v 1.7 2010/04/05 07:19:30 joerg Exp $");
     44  1.1     freza 
     45  1.1     freza 
     46  1.1     freza #include <sys/param.h>
     47  1.1     freza #include <sys/systm.h>
     48  1.1     freza #include <sys/mbuf.h>
     49  1.1     freza #include <sys/kernel.h>
     50  1.1     freza #include <sys/socket.h>
     51  1.1     freza #include <sys/ioctl.h>
     52  1.1     freza #include <sys/device.h>
     53  1.1     freza 
     54  1.1     freza #include <uvm/uvm_extern.h>
     55  1.1     freza 
     56  1.1     freza #include <net/if.h>
     57  1.1     freza #include <net/if_dl.h>
     58  1.1     freza #include <net/if_media.h>
     59  1.1     freza #include <net/if_ether.h>
     60  1.1     freza 
     61  1.1     freza #include <net/bpf.h>
     62  1.1     freza 
     63  1.1     freza #include <machine/bus.h>
     64  1.1     freza 
     65  1.1     freza #include <evbppc/virtex/idcr.h>
     66  1.1     freza #include <evbppc/virtex/dev/xcvbusvar.h>
     67  1.1     freza #include <evbppc/virtex/dev/cdmacreg.h>
     68  1.1     freza #include <evbppc/virtex/dev/temacreg.h>
     69  1.1     freza #include <evbppc/virtex/dev/temacvar.h>
     70  1.1     freza 
     71  1.1     freza #include <dev/mii/miivar.h>
     72  1.1     freza 
     73  1.1     freza 
     74  1.1     freza /* This is outside of TEMAC's DCR window, we have to hardcode it... */
     75  1.1     freza #define DCR_ETH_BASE 		0x0030
     76  1.1     freza 
     77  1.1     freza #define	TEMAC_REGDEBUG 		0
     78  1.1     freza #define	TEMAC_RXDEBUG 		0
     79  1.1     freza #define	TEMAC_TXDEBUG 		0
     80  1.1     freza 
     81  1.1     freza #if TEMAC_RXDEBUG > 0 || TEMAC_TXDEBUG > 0
     82  1.1     freza #define	TEMAC_DEBUG 		1
     83  1.1     freza #else
     84  1.1     freza #define	TEMAC_DEBUG 		0
     85  1.1     freza #endif
     86  1.1     freza 
     87  1.1     freza #if TEMAC_REGDEBUG > 0
     88  1.1     freza #define	TRACEREG(arg) 		printf arg
     89  1.1     freza #else
     90  1.1     freza #define	TRACEREG(arg) 		/* nop */
     91  1.1     freza #endif
     92  1.1     freza 
     93  1.1     freza /* DMA control chains take up one (16KB) page. */
     94  1.1     freza #define TEMAC_NTXDESC 		256
     95  1.1     freza #define TEMAC_NRXDESC 		256
     96  1.1     freza 
     97  1.1     freza #define TEMAC_TXQLEN 		64 	/* Software Tx queue length */
     98  1.1     freza #define TEMAC_NTXSEG 		16 	/* Maximum Tx segments per packet */
     99  1.1     freza 
    100  1.1     freza #define TEMAC_NRXSEG 		1 	/* Maximum Rx segments per packet */
    101  1.1     freza #define TEMAC_RXPERIOD 		1 	/* Interrupt every N descriptors. */
    102  1.1     freza #define TEMAC_RXTIMO_HZ 	100 	/* Rx reaper frequency */
    103  1.1     freza 
    104  1.1     freza /* Next Tx descriptor and descriptor's offset WRT sc_cdaddr. */
    105  1.1     freza #define TEMAC_TXSINC(n, i) 	(((n) + TEMAC_TXQLEN + (i)) % TEMAC_TXQLEN)
    106  1.1     freza #define TEMAC_TXINC(n, i) 	(((n) + TEMAC_NTXDESC + (i)) % TEMAC_NTXDESC)
    107  1.1     freza 
    108  1.1     freza #define TEMAC_TXSNEXT(n) 	TEMAC_TXSINC((n), 1)
    109  1.1     freza #define TEMAC_TXNEXT(n) 	TEMAC_TXINC((n), 1)
    110  1.1     freza #define TEMAC_TXDOFF(n) 	(offsetof(struct temac_control, cd_txdesc) + \
    111  1.1     freza 				 (n) * sizeof(struct cdmac_descr))
    112  1.1     freza 
    113  1.1     freza /* Next Rx descriptor and descriptor's offset WRT sc_cdaddr. */
    114  1.1     freza #define TEMAC_RXINC(n, i) 	(((n) + TEMAC_NRXDESC + (i)) % TEMAC_NRXDESC)
    115  1.1     freza #define TEMAC_RXNEXT(n) 	TEMAC_RXINC((n), 1)
    116  1.1     freza #define TEMAC_RXDOFF(n) 	(offsetof(struct temac_control, cd_rxdesc) + \
    117  1.1     freza 				 (n) * sizeof(struct cdmac_descr))
    118  1.1     freza #define TEMAC_ISINTR(i) 	(((i) % TEMAC_RXPERIOD) == 0)
    119  1.1     freza #define TEMAC_ISLAST(i) 	((i) == (TEMAC_NRXDESC - 1))
    120  1.1     freza 
    121  1.1     freza 
    122  1.1     freza struct temac_control {
    123  1.1     freza 	struct cdmac_descr 	cd_txdesc[TEMAC_NTXDESC];
    124  1.1     freza 	struct cdmac_descr 	cd_rxdesc[TEMAC_NRXDESC];
    125  1.1     freza };
    126  1.1     freza 
    127  1.1     freza struct temac_txsoft {
    128  1.1     freza 	bus_dmamap_t 		txs_dmap;
    129  1.1     freza 	struct mbuf 		*txs_mbuf;
    130  1.1     freza 	int 			txs_last;
    131  1.1     freza };
    132  1.1     freza 
    133  1.1     freza struct temac_rxsoft {
    134  1.1     freza 	bus_dmamap_t 		rxs_dmap;
    135  1.1     freza 	struct mbuf 		*rxs_mbuf;
    136  1.1     freza };
    137  1.1     freza 
    138  1.1     freza struct temac_softc {
    139  1.1     freza 	struct device 		sc_dev;
    140  1.1     freza 	struct ethercom 	sc_ec;
    141  1.1     freza #define sc_if 			sc_ec.ec_if
    142  1.1     freza 
    143  1.1     freza 	/* Peripheral registers */
    144  1.1     freza 	bus_space_tag_t 	sc_iot;
    145  1.1     freza 	bus_space_handle_t 	sc_ioh;
    146  1.1     freza 
    147  1.1     freza 	/* CDMAC channel registers */
    148  1.1     freza 	bus_space_tag_t 	sc_dma_rxt;
    149  1.1     freza 	bus_space_handle_t 	sc_dma_rxh; 	/* Rx channel */
    150  1.1     freza 	bus_space_handle_t 	sc_dma_rsh; 	/* Rx status */
    151  1.1     freza 
    152  1.1     freza 	bus_space_tag_t 	sc_dma_txt;
    153  1.1     freza 	bus_space_handle_t 	sc_dma_txh; 	/* Tx channel */
    154  1.1     freza 	bus_space_handle_t 	sc_dma_tsh; 	/* Tx status */
    155  1.1     freza 
    156  1.1     freza 	struct temac_txsoft 	sc_txsoft[TEMAC_TXQLEN];
    157  1.1     freza 	struct temac_rxsoft 	sc_rxsoft[TEMAC_NRXDESC];
    158  1.1     freza 
    159  1.1     freza 	struct callout 		sc_rx_timo;
    160  1.1     freza 	struct callout 		sc_mii_tick;
    161  1.1     freza 	struct mii_data 	sc_mii;
    162  1.1     freza 
    163  1.1     freza 	bus_dmamap_t 		sc_control_dmap;
    164  1.1     freza #define sc_cdaddr 		sc_control_dmap->dm_segs[0].ds_addr
    165  1.1     freza 
    166  1.1     freza 	struct temac_control 	*sc_control_data;
    167  1.1     freza #define sc_rxdescs 		sc_control_data->cd_rxdesc
    168  1.1     freza #define sc_txdescs 		sc_control_data->cd_txdesc
    169  1.1     freza 
    170  1.1     freza 	int 			sc_txbusy;
    171  1.1     freza 
    172  1.1     freza 	int 			sc_txfree;
    173  1.1     freza 	int 			sc_txcur;
    174  1.1     freza 	int 			sc_txreap;
    175  1.1     freza 
    176  1.1     freza 	int 			sc_rxreap;
    177  1.1     freza 
    178  1.1     freza 	int 			sc_txsfree;
    179  1.1     freza 	int 			sc_txscur;
    180  1.1     freza 	int 			sc_txsreap;
    181  1.1     freza 
    182  1.1     freza 	int 			sc_dead; 	/* Rx/Tx DMA error (fatal) */
    183  1.1     freza 	int 			sc_rx_drained;
    184  1.1     freza 
    185  1.1     freza 	int 			sc_rx_chan;
    186  1.1     freza 	int 			sc_tx_chan;
    187  1.1     freza 
    188  1.1     freza 	void 			*sc_sdhook;
    189  1.1     freza 	void 			*sc_rx_ih;
    190  1.1     freza 	void 			*sc_tx_ih;
    191  1.1     freza 
    192  1.1     freza 	bus_dma_tag_t 		sc_dmat;
    193  1.1     freza };
    194  1.1     freza 
    195  1.1     freza /* Device interface. */
    196  1.1     freza static void 	temac_attach(struct device *, struct device *, void *);
    197  1.1     freza 
    198  1.1     freza /* Ifnet interface. */
    199  1.1     freza static int 	temac_init(struct ifnet *);
    200  1.2  christos static int 	temac_ioctl(struct ifnet *, u_long, void *);
    201  1.1     freza static void 	temac_start(struct ifnet *);
    202  1.1     freza static void 	temac_stop(struct ifnet *, int);
    203  1.1     freza 
    204  1.1     freza /* Media management. */
    205  1.1     freza static int	temac_mii_readreg(struct device *, int, int);
    206  1.1     freza static void	temac_mii_statchg(struct device *);
    207  1.1     freza static void	temac_mii_tick(void *);
    208  1.1     freza static void	temac_mii_writereg(struct device *, int, int, int);
    209  1.1     freza 
    210  1.1     freza /* Indirect hooks. */
    211  1.1     freza static void 	temac_shutdown(void *);
    212  1.1     freza static void 	temac_rx_intr(void *);
    213  1.1     freza static void 	temac_tx_intr(void *);
    214  1.1     freza 
    215  1.1     freza /* Tools. */
    216  1.1     freza static inline void 	temac_rxcdsync(struct temac_softc *, int, int, int);
    217  1.1     freza static inline void 	temac_txcdsync(struct temac_softc *, int, int, int);
    218  1.1     freza static void 		temac_txreap(struct temac_softc *);
    219  1.1     freza static void 		temac_rxreap(struct temac_softc *);
    220  1.1     freza static int 		temac_rxalloc(struct temac_softc *, int, int);
    221  1.1     freza static void 		temac_rxtimo(void *);
    222  1.1     freza static void 		temac_rxdrain(struct temac_softc *);
    223  1.1     freza static void 		temac_reset(struct temac_softc *);
    224  1.1     freza static void 		temac_txkick(struct temac_softc *);
    225  1.1     freza 
    226  1.1     freza /* Register access. */
    227  1.1     freza static inline void 	gmi_write_8(uint32_t, uint32_t, uint32_t);
    228  1.1     freza static inline void 	gmi_write_4(uint32_t, uint32_t);
    229  1.1     freza static inline void 	gmi_read_8(uint32_t, uint32_t *, uint32_t *);
    230  1.1     freza static inline uint32_t 	gmi_read_4(uint32_t);
    231  1.1     freza static inline void 	hif_wait_stat(uint32_t);
    232  1.1     freza 
    233  1.1     freza #define cdmac_rx_stat(sc) \
    234  1.1     freza     bus_space_read_4((sc)->sc_dma_rxt, (sc)->sc_dma_rsh, 0 /* XXX hack */)
    235  1.1     freza 
    236  1.1     freza #define cdmac_rx_reset(sc) \
    237  1.1     freza     bus_space_write_4((sc)->sc_dma_rxt, (sc)->sc_dma_rsh, 0, CDMAC_STAT_RESET)
    238  1.1     freza 
    239  1.1     freza #define cdmac_rx_start(sc, val) \
    240  1.1     freza     bus_space_write_4((sc)->sc_dma_rxt, (sc)->sc_dma_rxh, CDMAC_CURDESC, (val))
    241  1.1     freza 
    242  1.1     freza #define cdmac_tx_stat(sc) \
    243  1.1     freza     bus_space_read_4((sc)->sc_dma_txt, (sc)->sc_dma_tsh, 0 /* XXX hack */)
    244  1.1     freza 
    245  1.1     freza #define cdmac_tx_reset(sc) \
    246  1.1     freza     bus_space_write_4((sc)->sc_dma_txt, (sc)->sc_dma_tsh, 0, CDMAC_STAT_RESET)
    247  1.1     freza 
    248  1.1     freza #define cdmac_tx_start(sc, val) \
    249  1.1     freza     bus_space_write_4((sc)->sc_dma_txt, (sc)->sc_dma_txh, CDMAC_CURDESC, (val))
    250  1.1     freza 
    251  1.1     freza 
    252  1.1     freza CFATTACH_DECL(temac, sizeof(struct temac_softc),
    253  1.1     freza     xcvbus_child_match, temac_attach, NULL, NULL);
    254  1.1     freza 
    255  1.1     freza 
    256  1.1     freza /*
    257  1.1     freza  * Private bus utilities.
    258  1.1     freza  */
    259  1.1     freza static inline void
    260  1.1     freza hif_wait_stat(uint32_t mask)
    261  1.1     freza {
    262  1.1     freza 	int 			i = 0;
    263  1.1     freza 
    264  1.1     freza 	while (mask != (mfidcr(IDCR_HIF_STAT) & mask)) {
    265  1.1     freza 		if (i++ > 100) {
    266  1.1     freza 			printf("%s: timeout waiting for 0x%08x\n",
    267  1.1     freza 			    __func__, mask);
    268  1.1     freza 			break;
    269  1.1     freza 		}
    270  1.1     freza 		delay(5);
    271  1.1     freza 	}
    272  1.1     freza 
    273  1.1     freza 	TRACEREG(("%s: stat %#08x loops %d\n", __func__, mask, i));
    274  1.1     freza }
    275  1.1     freza 
    276  1.1     freza static inline void
    277  1.1     freza gmi_write_4(uint32_t addr, uint32_t lo)
    278  1.1     freza {
    279  1.1     freza 	mtidcr(IDCR_HIF_ARG0, lo);
    280  1.1     freza 	mtidcr(IDCR_HIF_CTRL, (addr & HIF_CTRL_GMIADDR) | HIF_CTRL_WRITE);
    281  1.1     freza 	hif_wait_stat(HIF_STAT_GMIWR);
    282  1.1     freza 
    283  1.1     freza 	TRACEREG(("%s: %#08x <- %#08x\n", __func__, addr, lo));
    284  1.1     freza }
    285  1.1     freza 
    286  1.1     freza static inline void
    287  1.1     freza gmi_write_8(uint32_t addr, uint32_t lo, uint32_t hi)
    288  1.1     freza {
    289  1.1     freza 	mtidcr(IDCR_HIF_ARG1, hi);
    290  1.1     freza 	gmi_write_4(addr, lo);
    291  1.1     freza }
    292  1.1     freza 
    293  1.1     freza static inline void
    294  1.1     freza gmi_read_8(uint32_t addr, uint32_t *lo, uint32_t *hi)
    295  1.1     freza {
    296  1.1     freza 	*lo = gmi_read_4(addr);
    297  1.1     freza 	*hi = mfidcr(IDCR_HIF_ARG1);
    298  1.1     freza }
    299  1.1     freza 
    300  1.1     freza static inline uint32_t
    301  1.1     freza gmi_read_4(uint32_t addr)
    302  1.1     freza {
    303  1.1     freza 	uint32_t 		res;
    304  1.1     freza 
    305  1.1     freza 	mtidcr(IDCR_HIF_CTRL, addr & HIF_CTRL_GMIADDR);
    306  1.1     freza 	hif_wait_stat(HIF_STAT_GMIRR);
    307  1.1     freza 
    308  1.1     freza 	res = mfidcr(IDCR_HIF_ARG0);
    309  1.1     freza 	TRACEREG(("%s:  %#08x -> %#08x\n", __func__, addr, res));
    310  1.1     freza 	return (res);
    311  1.1     freza }
    312  1.1     freza 
    313  1.1     freza /*
    314  1.1     freza  * Generic device.
    315  1.1     freza  */
    316  1.1     freza static void
    317  1.1     freza temac_attach(struct device *parent, struct device *self, void *aux)
    318  1.1     freza {
    319  1.1     freza 	struct xcvbus_attach_args *vaa = aux;
    320  1.1     freza 	struct ll_dmac 		*rx = vaa->vaa_rx_dmac;
    321  1.1     freza 	struct ll_dmac 		*tx = vaa->vaa_tx_dmac;
    322  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)self;
    323  1.1     freza 	struct ifnet 		*ifp = &sc->sc_if;
    324  1.1     freza 	struct mii_data 	*mii = &sc->sc_mii;
    325  1.1     freza 	uint8_t 		enaddr[ETHER_ADDR_LEN];
    326  1.1     freza 	bus_dma_segment_t 	seg;
    327  1.1     freza 	int 			error, nseg, i;
    328  1.1     freza 
    329  1.1     freza 	printf(": TEMAC\n"); 	/* XXX will be LL_TEMAC, PLB_TEMAC */
    330  1.1     freza 
    331  1.1     freza 	KASSERT(rx);
    332  1.1     freza 	KASSERT(tx);
    333  1.1     freza 
    334  1.1     freza 	sc->sc_dmat = vaa->vaa_dmat;
    335  1.1     freza 	sc->sc_dead = 0;
    336  1.1     freza 	sc->sc_rx_drained = 1;
    337  1.1     freza 	sc->sc_txbusy = 0;
    338  1.1     freza 	sc->sc_iot = vaa->vaa_iot;
    339  1.1     freza 	sc->sc_dma_rxt = rx->dmac_iot;
    340  1.1     freza 	sc->sc_dma_txt = tx->dmac_iot;
    341  1.1     freza 
    342  1.1     freza 	/*
    343  1.1     freza 	 * Map HIF and receive/transmit dmac registers.
    344  1.1     freza 	 */
    345  1.1     freza 	if ((error = bus_space_map(vaa->vaa_iot, vaa->vaa_addr, TEMAC_SIZE, 0,
    346  1.1     freza 	    &sc->sc_ioh)) != 0) {
    347  1.1     freza 		printf("%s: could not map registers\n", device_xname(self));
    348  1.1     freza 		goto fail_0;
    349  1.1     freza 	}
    350  1.1     freza 
    351  1.1     freza 	if ((error = bus_space_map(sc->sc_dma_rxt, rx->dmac_ctrl_addr,
    352  1.1     freza 	    CDMAC_CTRL_SIZE, 0, &sc->sc_dma_rxh)) != 0) {
    353  1.1     freza 		printf("%s: could not map Rx control registers\n",
    354  1.1     freza 		    device_xname(self));
    355  1.1     freza 		goto fail_0;
    356  1.1     freza 	}
    357  1.1     freza 	if ((error = bus_space_map(sc->sc_dma_rxt, rx->dmac_stat_addr,
    358  1.1     freza 	    CDMAC_STAT_SIZE, 0, &sc->sc_dma_rsh)) != 0) {
    359  1.1     freza 		printf("%s: could not map Rx status register\n",
    360  1.1     freza 		    device_xname(self));
    361  1.1     freza 		goto fail_0;
    362  1.1     freza 	}
    363  1.1     freza 
    364  1.1     freza 	if ((error = bus_space_map(sc->sc_dma_txt, tx->dmac_ctrl_addr,
    365  1.1     freza 	    CDMAC_CTRL_SIZE, 0, &sc->sc_dma_txh)) != 0) {
    366  1.1     freza 		printf("%s: could not map Tx control registers\n",
    367  1.1     freza 		    device_xname(self));
    368  1.1     freza 		goto fail_0;
    369  1.1     freza 	}
    370  1.1     freza 	if ((error = bus_space_map(sc->sc_dma_txt, tx->dmac_stat_addr,
    371  1.1     freza 	    CDMAC_STAT_SIZE, 0, &sc->sc_dma_tsh)) != 0) {
    372  1.1     freza 		printf("%s: could not map Tx status register\n",
    373  1.1     freza 		    device_xname(self));
    374  1.1     freza 		goto fail_0;
    375  1.1     freza 	}
    376  1.1     freza 
    377  1.1     freza 	/*
    378  1.1     freza 	 * Allocate and initialize DMA control chains.
    379  1.1     freza 	 */
    380  1.1     freza 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    381  1.1     freza 	    sizeof(struct temac_control), 8, 0, &seg, 1, &nseg, 0)) != 0) {
    382  1.1     freza 	    	printf("%s: could not allocate control data\n",
    383  1.1     freza 	    	    sc->sc_dev.dv_xname);
    384  1.1     freza 		goto fail_0;
    385  1.1     freza 	}
    386  1.1     freza 
    387  1.1     freza 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, nseg,
    388  1.1     freza 	    sizeof(struct temac_control),
    389  1.2  christos 	    (void **)&sc->sc_control_data, BUS_DMA_COHERENT)) != 0) {
    390  1.1     freza 	    	printf("%s: could not map control data\n",
    391  1.1     freza 	    	    sc->sc_dev.dv_xname);
    392  1.1     freza 		goto fail_1;
    393  1.1     freza 	}
    394  1.1     freza 
    395  1.1     freza 	if ((error = bus_dmamap_create(sc->sc_dmat,
    396  1.1     freza 	    sizeof(struct temac_control), 1,
    397  1.1     freza 	    sizeof(struct temac_control), 0, 0, &sc->sc_control_dmap)) != 0) {
    398  1.1     freza 	    	printf("%s: could not create control data DMA map\n",
    399  1.1     freza 	    	    sc->sc_dev.dv_xname);
    400  1.1     freza 		goto fail_2;
    401  1.1     freza 	}
    402  1.1     freza 
    403  1.1     freza 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_control_dmap,
    404  1.1     freza 	    sc->sc_control_data, sizeof(struct temac_control), NULL, 0)) != 0) {
    405  1.1     freza 	    	printf("%s: could not load control data DMA map\n",
    406  1.1     freza 	    	    sc->sc_dev.dv_xname);
    407  1.1     freza 		goto fail_3;
    408  1.1     freza 	}
    409  1.1     freza 
    410  1.1     freza 	/*
    411  1.1     freza 	 * Link descriptor chains.
    412  1.1     freza 	 */
    413  1.1     freza 	memset(sc->sc_control_data, 0, sizeof(struct temac_control));
    414  1.1     freza 
    415  1.1     freza 	for (i = 0; i < TEMAC_NTXDESC; i++) {
    416  1.1     freza 		sc->sc_txdescs[i].desc_next = sc->sc_cdaddr +
    417  1.1     freza 		    TEMAC_TXDOFF(TEMAC_TXNEXT(i));
    418  1.1     freza 		sc->sc_txdescs[i].desc_stat = CDMAC_STAT_DONE;
    419  1.1     freza 	}
    420  1.1     freza 	for (i = 0; i < TEMAC_NRXDESC; i++) {
    421  1.1     freza 		sc->sc_rxdescs[i].desc_next = sc->sc_cdaddr +
    422  1.1     freza 		    TEMAC_RXDOFF(TEMAC_RXNEXT(i));
    423  1.1     freza 		sc->sc_txdescs[i].desc_stat = CDMAC_STAT_DONE;
    424  1.1     freza 	}
    425  1.1     freza 
    426  1.1     freza 	bus_dmamap_sync(sc->sc_dmat, sc->sc_control_dmap, 0,
    427  1.1     freza 	    sizeof(struct temac_control),
    428  1.1     freza 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    429  1.1     freza 
    430  1.1     freza 	/*
    431  1.1     freza 	 * Initialize software state for transmit/receive jobs.
    432  1.1     freza 	 */
    433  1.1     freza 	for (i = 0; i < TEMAC_TXQLEN; i++) {
    434  1.1     freza 		if ((error = bus_dmamap_create(sc->sc_dmat,
    435  1.1     freza 		    ETHER_MAX_LEN_JUMBO, TEMAC_NTXSEG, ETHER_MAX_LEN_JUMBO,
    436  1.1     freza 		    0, 0, &sc->sc_txsoft[i].txs_dmap)) != 0) {
    437  1.1     freza 		    	printf("%s: could not create Tx DMA map %d\n",
    438  1.1     freza 		    	    sc->sc_dev.dv_xname, i);
    439  1.1     freza 			goto fail_4;
    440  1.1     freza 		}
    441  1.1     freza 		sc->sc_txsoft[i].txs_mbuf = NULL;
    442  1.1     freza 		sc->sc_txsoft[i].txs_last = 0;
    443  1.1     freza 	}
    444  1.1     freza 
    445  1.1     freza 	for (i = 0; i < TEMAC_NRXDESC; i++) {
    446  1.1     freza 		if ((error = bus_dmamap_create(sc->sc_dmat,
    447  1.1     freza 		    MCLBYTES, TEMAC_NRXSEG, MCLBYTES, 0, 0,
    448  1.1     freza 		    &sc->sc_rxsoft[i].rxs_dmap)) != 0) {
    449  1.1     freza 		    	printf("%s: could not create Rx DMA map %d\n",
    450  1.1     freza 		    	    sc->sc_dev.dv_xname, i);
    451  1.1     freza 			goto fail_5;
    452  1.1     freza 		}
    453  1.1     freza 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
    454  1.1     freza 	}
    455  1.1     freza 
    456  1.1     freza 	/*
    457  1.1     freza 	 * Setup transfer interrupt handlers.
    458  1.1     freza 	 */
    459  1.1     freza 	error = ENOMEM;
    460  1.1     freza 
    461  1.1     freza 	sc->sc_rx_ih = ll_dmac_intr_establish(rx->dmac_chan,
    462  1.1     freza 	    temac_rx_intr, sc);
    463  1.1     freza 	if (sc->sc_rx_ih == NULL) {
    464  1.1     freza 		printf("%s: could not establish Rx interrupt\n",
    465  1.1     freza 		    device_xname(self));
    466  1.1     freza 		goto fail_5;
    467  1.1     freza 	}
    468  1.1     freza 
    469  1.1     freza 	sc->sc_tx_ih = ll_dmac_intr_establish(tx->dmac_chan,
    470  1.1     freza 	    temac_tx_intr, sc);
    471  1.1     freza 	if (sc->sc_tx_ih == NULL) {
    472  1.1     freza 		printf("%s: could not establish Tx interrupt\n",
    473  1.1     freza 		    device_xname(self));
    474  1.1     freza 		goto fail_6;
    475  1.1     freza 	}
    476  1.1     freza 
    477  1.1     freza 	/* XXXFreza: faked, should read unicast address filter. */
    478  1.1     freza 	enaddr[0] = 0x00;
    479  1.1     freza 	enaddr[1] = 0x11;
    480  1.1     freza 	enaddr[2] = 0x17;
    481  1.1     freza 	enaddr[3] = 0xff;
    482  1.1     freza 	enaddr[4] = 0xff;
    483  1.1     freza 	enaddr[5] = 0x01;
    484  1.1     freza 
    485  1.1     freza 	/*
    486  1.1     freza 	 * Initialize the TEMAC.
    487  1.1     freza 	 */
    488  1.1     freza 	temac_reset(sc);
    489  1.1     freza 
    490  1.1     freza 	/* Configure MDIO link. */
    491  1.1     freza 	gmi_write_4(TEMAC_GMI_MGMTCF, GMI_MGMT_CLKDIV_100MHz | GMI_MGMT_MDIO);
    492  1.1     freza 
    493  1.1     freza 	/* Initialize PHY. */
    494  1.1     freza 	mii->mii_ifp = ifp;
    495  1.1     freza 	mii->mii_readreg = temac_mii_readreg;
    496  1.1     freza 	mii->mii_writereg = temac_mii_writereg;
    497  1.1     freza 	mii->mii_statchg = temac_mii_statchg;
    498  1.3    dyoung 	sc->sc_ec.ec_mii = mii;
    499  1.3    dyoung 	ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
    500  1.1     freza 
    501  1.1     freza 	mii_attach(&sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY,
    502  1.1     freza 	    MII_OFFSET_ANY, 0);
    503  1.1     freza 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
    504  1.1     freza 		ifmedia_add(&mii->mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    505  1.1     freza 		ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_NONE);
    506  1.1     freza 	} else {
    507  1.1     freza 		ifmedia_set(&mii->mii_media, IFM_ETHER|IFM_AUTO);
    508  1.1     freza 	}
    509  1.1     freza 
    510  1.1     freza 	/* Hold PHY in reset. */
    511  1.1     freza 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, TEMAC_RESET, TEMAC_RESET_PHY);
    512  1.1     freza 
    513  1.1     freza 	/* Reset EMAC. */
    514  1.1     freza 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, TEMAC_RESET,
    515  1.1     freza 	    TEMAC_RESET_EMAC);
    516  1.1     freza 	delay(10000);
    517  1.1     freza 
    518  1.1     freza 	/* Reset peripheral, awakes PHY and EMAC. */
    519  1.1     freza 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, TEMAC_RESET,
    520  1.1     freza 	    TEMAC_RESET_PERIPH);
    521  1.1     freza 	delay(40000);
    522  1.1     freza 
    523  1.1     freza 	/* (Re-)Configure MDIO link. */
    524  1.1     freza 	gmi_write_4(TEMAC_GMI_MGMTCF, GMI_MGMT_CLKDIV_100MHz | GMI_MGMT_MDIO);
    525  1.1     freza 
    526  1.1     freza 	/*
    527  1.1     freza 	 * Hook up with network stack.
    528  1.1     freza 	 */
    529  1.1     freza 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    530  1.1     freza 	ifp->if_softc = sc;
    531  1.1     freza 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    532  1.1     freza 	ifp->if_ioctl = temac_ioctl;
    533  1.1     freza 	ifp->if_start = temac_start;
    534  1.1     freza 	ifp->if_init = temac_init;
    535  1.1     freza 	ifp->if_stop = temac_stop;
    536  1.1     freza 	ifp->if_watchdog = NULL;
    537  1.1     freza 	IFQ_SET_READY(&ifp->if_snd);
    538  1.1     freza 	IFQ_SET_MAXLEN(&ifp->if_snd, TEMAC_TXQLEN);
    539  1.1     freza 
    540  1.1     freza 	sc->sc_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
    541  1.1     freza 
    542  1.1     freza 	if_attach(ifp);
    543  1.1     freza 	ether_ifattach(ifp, enaddr);
    544  1.1     freza 
    545  1.1     freza 	sc->sc_sdhook = shutdownhook_establish(temac_shutdown, sc);
    546  1.1     freza 	if (sc->sc_sdhook == NULL)
    547  1.1     freza 		printf("%s: WARNING: unable to establish shutdown hook\n",
    548  1.1     freza 		    device_xname(self));
    549  1.1     freza 
    550  1.1     freza 	callout_setfunc(&sc->sc_mii_tick, temac_mii_tick, sc);
    551  1.1     freza 	callout_setfunc(&sc->sc_rx_timo, temac_rxtimo, sc);
    552  1.1     freza 
    553  1.1     freza 	return ;
    554  1.1     freza 
    555  1.1     freza  fail_6:
    556  1.1     freza 	ll_dmac_intr_disestablish(rx->dmac_chan, sc->sc_rx_ih);
    557  1.1     freza 	i = TEMAC_NRXDESC;
    558  1.1     freza  fail_5:
    559  1.1     freza  	for (--i; i >= 0; i--)
    560  1.1     freza  		bus_dmamap_destroy(sc->sc_dmat, sc->sc_rxsoft[i].rxs_dmap);
    561  1.1     freza 	i = TEMAC_TXQLEN;
    562  1.1     freza  fail_4:
    563  1.1     freza  	for (--i; i >= 0; i--)
    564  1.1     freza  		bus_dmamap_destroy(sc->sc_dmat, sc->sc_txsoft[i].txs_dmap);
    565  1.1     freza  fail_3:
    566  1.1     freza 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_control_dmap);
    567  1.1     freza  fail_2:
    568  1.2  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    569  1.1     freza 	    sizeof(struct temac_control));
    570  1.1     freza  fail_1:
    571  1.1     freza 	bus_dmamem_free(sc->sc_dmat, &seg, nseg);
    572  1.1     freza  fail_0:
    573  1.1     freza  	printf("%s: error = %d\n", device_xname(self), error);
    574  1.1     freza }
    575  1.1     freza 
    576  1.1     freza /*
    577  1.1     freza  * Network device.
    578  1.1     freza  */
    579  1.1     freza static int
    580  1.1     freza temac_init(struct ifnet *ifp)
    581  1.1     freza {
    582  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)ifp->if_softc;
    583  1.1     freza 	uint32_t 		rcr, tcr;
    584  1.1     freza 	int 			i, error;
    585  1.1     freza 
    586  1.1     freza 	/* Reset DMA channels. */
    587  1.1     freza 	cdmac_tx_reset(sc);
    588  1.1     freza 	cdmac_rx_reset(sc);
    589  1.1     freza 
    590  1.1     freza 	/* Set current media. */
    591  1.3    dyoung 	if ((error = ether_mediachange(ifp)) != 0)
    592  1.3    dyoung 		return error;
    593  1.3    dyoung 
    594  1.1     freza 	callout_schedule(&sc->sc_mii_tick, hz);
    595  1.1     freza 
    596  1.1     freza 	/* Enable EMAC engine. */
    597  1.1     freza 	rcr = (gmi_read_4(TEMAC_GMI_RXCF1) | GMI_RX_ENABLE) &
    598  1.1     freza 	    ~(GMI_RX_JUMBO | GMI_RX_FCS);
    599  1.1     freza 	gmi_write_4(TEMAC_GMI_RXCF1, rcr);
    600  1.1     freza 
    601  1.1     freza 	tcr = (gmi_read_4(TEMAC_GMI_TXCF) | GMI_TX_ENABLE) &
    602  1.1     freza 	    ~(GMI_TX_JUMBO | GMI_TX_FCS);
    603  1.1     freza 	gmi_write_4(TEMAC_GMI_TXCF, tcr);
    604  1.1     freza 
    605  1.1     freza 	/* XXXFreza: Force promiscuous mode, for now. */
    606  1.1     freza 	gmi_write_4(TEMAC_GMI_AFM, GMI_AFM_PROMISC);
    607  1.1     freza 	ifp->if_flags |= IFF_PROMISC;
    608  1.1     freza 
    609  1.1     freza 	/* Rx/Tx queues are drained -- either from attach() or stop(). */
    610  1.1     freza 	sc->sc_txsfree = TEMAC_TXQLEN;
    611  1.1     freza 	sc->sc_txsreap = 0;
    612  1.1     freza 	sc->sc_txscur = 0;
    613  1.1     freza 
    614  1.1     freza 	sc->sc_txfree = TEMAC_NTXDESC;
    615  1.1     freza 	sc->sc_txreap = 0;
    616  1.1     freza 	sc->sc_txcur = 0;
    617  1.1     freza 
    618  1.1     freza 	sc->sc_rxreap = 0;
    619  1.1     freza 
    620  1.1     freza 	/* Allocate and map receive buffers. */
    621  1.1     freza 	if (sc->sc_rx_drained) {
    622  1.1     freza 		for (i = 0; i < TEMAC_NRXDESC; i++) {
    623  1.1     freza 			if ((error = temac_rxalloc(sc, i, 1)) != 0) {
    624  1.1     freza 				printf("%s: failed to allocate Rx "
    625  1.1     freza 				    "descriptor %d\n",
    626  1.1     freza 				    sc->sc_dev.dv_xname, i);
    627  1.1     freza 
    628  1.1     freza 				temac_rxdrain(sc);
    629  1.1     freza 				return (error);
    630  1.1     freza 			}
    631  1.1     freza 		}
    632  1.1     freza 		sc->sc_rx_drained = 0;
    633  1.1     freza 
    634  1.1     freza 		temac_rxcdsync(sc, 0, TEMAC_NRXDESC,
    635  1.1     freza 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    636  1.1     freza 		cdmac_rx_start(sc, sc->sc_cdaddr + TEMAC_RXDOFF(0));
    637  1.1     freza 	}
    638  1.1     freza 
    639  1.1     freza 	ifp->if_flags |= IFF_RUNNING;
    640  1.1     freza 	ifp->if_flags &= ~IFF_OACTIVE;
    641  1.1     freza 
    642  1.1     freza 	return (0);
    643  1.1     freza }
    644  1.1     freza 
    645  1.1     freza static int
    646  1.2  christos temac_ioctl(struct ifnet *ifp, u_long cmd, void *data)
    647  1.1     freza {
    648  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)ifp->if_softc;
    649  1.1     freza 	int 			s, ret;
    650  1.1     freza 
    651  1.1     freza 	s = splnet();
    652  1.3    dyoung 	if (sc->sc_dead)
    653  1.1     freza 		ret = EIO;
    654  1.3    dyoung 	else
    655  1.3    dyoung 		ret = ether_ioctl(ifp, cmd, data);
    656  1.1     freza 	splx(s);
    657  1.1     freza 	return (ret);
    658  1.1     freza }
    659  1.1     freza 
    660  1.1     freza static void
    661  1.1     freza temac_start(struct ifnet *ifp)
    662  1.1     freza {
    663  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)ifp->if_softc;
    664  1.1     freza 	struct temac_txsoft 	*txs;
    665  1.1     freza 	struct mbuf 		*m;
    666  1.1     freza 	bus_dmamap_t 		dmap;
    667  1.1     freza 	int 			error, head, nsegs, i;
    668  1.1     freza 
    669  1.1     freza 	nsegs = 0;
    670  1.1     freza 	head = sc->sc_txcur;
    671  1.1     freza 	txs = NULL; 		/* gcc */
    672  1.1     freza 
    673  1.1     freza 	if (sc->sc_dead)
    674  1.1     freza 		return;
    675  1.1     freza 
    676  1.1     freza 	KASSERT(sc->sc_txfree >= 0);
    677  1.1     freza 	KASSERT(sc->sc_txsfree >= 0);
    678  1.1     freza 
    679  1.1     freza 	/*
    680  1.1     freza 	 * Push mbufs into descriptor chain until we drain the interface
    681  1.1     freza 	 * queue or run out of descriptors. We'll mark the first segment
    682  1.1     freza 	 * as "done" in hope that we might put CDMAC interrupt above IPL_NET
    683  1.1     freza 	 * and have it start jobs & mark packets for GC preemtively for
    684  1.1     freza 	 * us -- creativity due to limitations in CDMAC transfer engine
    685  1.1     freza 	 * (it really consumes lists, not circular queues, AFAICS).
    686  1.1     freza 	 *
    687  1.1     freza 	 * We schedule one interrupt per Tx batch.
    688  1.1     freza 	 */
    689  1.1     freza 	while (1) {
    690  1.1     freza 		IFQ_POLL(&ifp->if_snd, m);
    691  1.1     freza 		if (m == NULL)
    692  1.1     freza 			break;
    693  1.1     freza 
    694  1.1     freza 		if (sc->sc_txsfree == 0) {
    695  1.1     freza 			ifp->if_flags |= IFF_OACTIVE;
    696  1.1     freza 			break;
    697  1.1     freza 		}
    698  1.1     freza 
    699  1.1     freza 		txs = &sc->sc_txsoft[sc->sc_txscur];
    700  1.1     freza 		dmap = txs->txs_dmap;
    701  1.1     freza 
    702  1.1     freza 		if (txs->txs_mbuf != NULL)
    703  1.1     freza 			printf("FOO\n");
    704  1.1     freza 		if (txs->txs_last)
    705  1.1     freza 			printf("BAR\n");
    706  1.1     freza 
    707  1.1     freza 		if ((error = bus_dmamap_load_mbuf(sc->sc_dmat, dmap, m,
    708  1.1     freza 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT)) != 0) {
    709  1.1     freza 		    	if (error == EFBIG) {
    710  1.1     freza 		    		printf("%s: Tx consumes too many segments, "
    711  1.1     freza 		    		    "dropped\n", sc->sc_dev.dv_xname);
    712  1.1     freza 				IFQ_DEQUEUE(&ifp->if_snd, m);
    713  1.1     freza 				m_freem(m);
    714  1.1     freza 				continue;
    715  1.1     freza 		    	} else {
    716  1.1     freza 		    		printf("%s: Tx stall due to resource "
    717  1.1     freza 		    		    "shortage\n", sc->sc_dev.dv_xname);
    718  1.1     freza 		    		break;
    719  1.1     freza 			}
    720  1.1     freza 		}
    721  1.1     freza 
    722  1.1     freza 		/*
    723  1.1     freza 		 * If we're short on DMA descriptors, notify upper layers
    724  1.1     freza 		 * and leave this packet for later.
    725  1.1     freza 		 */
    726  1.1     freza 		if (dmap->dm_nsegs > sc->sc_txfree) {
    727  1.1     freza 			bus_dmamap_unload(sc->sc_dmat, dmap);
    728  1.1     freza 			ifp->if_flags |= IFF_OACTIVE;
    729  1.1     freza 			break;
    730  1.1     freza 		}
    731  1.1     freza 
    732  1.1     freza 		IFQ_DEQUEUE(&ifp->if_snd, m);
    733  1.1     freza 
    734  1.1     freza 		bus_dmamap_sync(sc->sc_dmat, dmap, 0, dmap->dm_mapsize,
    735  1.1     freza 		    BUS_DMASYNC_PREWRITE);
    736  1.1     freza 		txs->txs_mbuf = m;
    737  1.1     freza 
    738  1.1     freza 		/*
    739  1.1     freza 		 * Map the packet into descriptor chain. XXX We'll want
    740  1.1     freza 		 * to fill checksum offload commands here.
    741  1.1     freza 		 *
    742  1.1     freza 		 * We would be in a race if we weren't blocking CDMAC intr
    743  1.1     freza 		 * at this point -- we need to be locked against txreap()
    744  1.1     freza 		 * because of dmasync ops.
    745  1.1     freza 		 */
    746  1.1     freza 
    747  1.1     freza 		temac_txcdsync(sc, sc->sc_txcur, dmap->dm_nsegs,
    748  1.1     freza 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    749  1.1     freza 
    750  1.1     freza 		for (i = 0; i < dmap->dm_nsegs; i++) {
    751  1.1     freza 			sc->sc_txdescs[sc->sc_txcur].desc_addr =
    752  1.1     freza 			    dmap->dm_segs[i].ds_addr;
    753  1.1     freza 			sc->sc_txdescs[sc->sc_txcur].desc_size =
    754  1.1     freza 			    dmap->dm_segs[i].ds_len;
    755  1.1     freza 			sc->sc_txdescs[sc->sc_txcur].desc_stat =
    756  1.1     freza 			    (i == 0 			? CDMAC_STAT_SOP : 0) |
    757  1.1     freza 			    (i == (dmap->dm_nsegs - 1) 	? CDMAC_STAT_EOP : 0);
    758  1.1     freza 
    759  1.1     freza 			sc->sc_txcur = TEMAC_TXNEXT(sc->sc_txcur);
    760  1.1     freza 		}
    761  1.1     freza 
    762  1.1     freza 		sc->sc_txfree -= dmap->dm_nsegs;
    763  1.1     freza 		nsegs += dmap->dm_nsegs;
    764  1.1     freza 
    765  1.1     freza 		sc->sc_txscur = TEMAC_TXSNEXT(sc->sc_txscur);
    766  1.1     freza 		sc->sc_txsfree--;
    767  1.1     freza 	}
    768  1.1     freza 
    769  1.1     freza 	/* Get data running if we queued any. */
    770  1.1     freza 	if (nsegs > 0) {
    771  1.1     freza 		int 		tail = TEMAC_TXINC(sc->sc_txcur, -1);
    772  1.1     freza 
    773  1.1     freza 		/* Mark the last packet in this job. */
    774  1.1     freza 		txs->txs_last = 1;
    775  1.1     freza 
    776  1.1     freza 		/* Mark the last descriptor in this job. */
    777  1.1     freza 		sc->sc_txdescs[tail].desc_stat |= CDMAC_STAT_STOP |
    778  1.1     freza 		    CDMAC_STAT_INTR;
    779  1.1     freza 		temac_txcdsync(sc, head, nsegs,
    780  1.1     freza 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    781  1.1     freza 
    782  1.1     freza 		temac_txkick(sc);
    783  1.1     freza #if TEMAC_TXDEBUG > 0
    784  1.1     freza 		printf("%s: start:  txcur  %03d -> %03d, nseg %03d\n",
    785  1.1     freza 		    sc->sc_dev.dv_xname, head, sc->sc_txcur, nsegs);
    786  1.1     freza #endif
    787  1.1     freza 	}
    788  1.1     freza }
    789  1.1     freza 
    790  1.1     freza static void
    791  1.1     freza temac_stop(struct ifnet *ifp, int disable)
    792  1.1     freza {
    793  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)ifp->if_softc;
    794  1.1     freza 	struct temac_txsoft 	*txs;
    795  1.1     freza 	int 			i;
    796  1.1     freza 
    797  1.1     freza #if TEMAC_DEBUG > 0
    798  1.1     freza 	printf("%s: stop\n", device_xname(&sc->sc_dev));
    799  1.1     freza #endif
    800  1.1     freza 
    801  1.1     freza 	/* Down the MII. */
    802  1.1     freza 	callout_stop(&sc->sc_mii_tick);
    803  1.1     freza 	mii_down(&sc->sc_mii);
    804  1.1     freza 
    805  1.1     freza 	/* Stop the engine. */
    806  1.1     freza 	temac_reset(sc);
    807  1.1     freza 
    808  1.1     freza 	/* Drain buffers queues (unconditionally). */
    809  1.1     freza 	temac_rxdrain(sc);
    810  1.1     freza 
    811  1.1     freza 	for (i = 0; i < TEMAC_TXQLEN; i++) {
    812  1.1     freza 		txs = &sc->sc_txsoft[i];
    813  1.1     freza 
    814  1.1     freza 		if (txs->txs_mbuf != NULL) {
    815  1.1     freza 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmap);
    816  1.1     freza 			m_freem(txs->txs_mbuf);
    817  1.1     freza 			txs->txs_mbuf = NULL;
    818  1.1     freza 			txs->txs_last = 0;
    819  1.1     freza 		}
    820  1.1     freza 	}
    821  1.1     freza 	sc->sc_txbusy = 0;
    822  1.1     freza 
    823  1.1     freza 	/* Acknowledge we're down. */
    824  1.1     freza 	ifp->if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
    825  1.1     freza }
    826  1.1     freza 
    827  1.1     freza static int
    828  1.1     freza temac_mii_readreg(struct device *self, int phy, int reg)
    829  1.1     freza {
    830  1.1     freza 	mtidcr(IDCR_HIF_ARG0, (phy << 5) | reg);
    831  1.1     freza 	mtidcr(IDCR_HIF_CTRL, TEMAC_GMI_MII_ADDR);
    832  1.1     freza 	hif_wait_stat(HIF_STAT_MIIRR);
    833  1.1     freza 
    834  1.1     freza 	return (int)mfidcr(IDCR_HIF_ARG0);
    835  1.1     freza }
    836  1.1     freza 
    837  1.1     freza static void
    838  1.1     freza temac_mii_writereg(struct device *self, int phy, int reg, int val)
    839  1.1     freza {
    840  1.1     freza 	mtidcr(IDCR_HIF_ARG0, val);
    841  1.1     freza 	mtidcr(IDCR_HIF_CTRL, TEMAC_GMI_MII_WRVAL | HIF_CTRL_WRITE);
    842  1.1     freza 	mtidcr(IDCR_HIF_ARG0, (phy << 5) | reg);
    843  1.1     freza 	mtidcr(IDCR_HIF_CTRL, TEMAC_GMI_MII_ADDR | HIF_CTRL_WRITE);
    844  1.1     freza 	hif_wait_stat(HIF_STAT_MIIWR);
    845  1.1     freza }
    846  1.1     freza 
    847  1.1     freza static void
    848  1.1     freza temac_mii_statchg(struct device *self)
    849  1.1     freza {
    850  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)self;
    851  1.1     freza 	uint32_t 		rcf, tcf, mmc;
    852  1.1     freza 
    853  1.1     freza 	/* Full/half duplex link. */
    854  1.1     freza 	rcf = gmi_read_4(TEMAC_GMI_RXCF1);
    855  1.1     freza 	tcf = gmi_read_4(TEMAC_GMI_TXCF);
    856  1.1     freza 
    857  1.1     freza 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
    858  1.1     freza 		gmi_write_4(TEMAC_GMI_RXCF1, rcf & ~GMI_RX_HDX);
    859  1.1     freza 		gmi_write_4(TEMAC_GMI_TXCF, tcf & ~GMI_TX_HDX);
    860  1.1     freza 	} else {
    861  1.1     freza 		gmi_write_4(TEMAC_GMI_RXCF1, rcf | GMI_RX_HDX);
    862  1.1     freza 		gmi_write_4(TEMAC_GMI_TXCF, tcf | GMI_TX_HDX);
    863  1.1     freza 	}
    864  1.1     freza 
    865  1.1     freza 	/* Link speed. */
    866  1.1     freza 	mmc = gmi_read_4(TEMAC_GMI_MMC) & ~GMI_MMC_SPEED_MASK;
    867  1.1     freza 
    868  1.1     freza 	switch (IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
    869  1.1     freza 	case IFM_10_T:
    870  1.1     freza 		/*
    871  1.1     freza 		 * XXXFreza: the GMAC is not happy with 10Mbit ethernet,
    872  1.1     freza 		 * although the documentation claims it's supported. Maybe
    873  1.1     freza 		 * it's just my equipment...
    874  1.1     freza 		 */
    875  1.1     freza 		mmc |= GMI_MMC_SPEED_10;
    876  1.1     freza 		break;
    877  1.1     freza 	case IFM_100_TX:
    878  1.1     freza 		mmc |= GMI_MMC_SPEED_100;
    879  1.1     freza 		break;
    880  1.1     freza 	case IFM_1000_T:
    881  1.1     freza 		mmc |= GMI_MMC_SPEED_1000;
    882  1.1     freza 		break;
    883  1.1     freza 	}
    884  1.1     freza 
    885  1.1     freza 	gmi_write_4(TEMAC_GMI_MMC, mmc);
    886  1.1     freza }
    887  1.1     freza 
    888  1.1     freza static void
    889  1.1     freza temac_mii_tick(void *arg)
    890  1.1     freza {
    891  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)arg;
    892  1.1     freza 	int 			s;
    893  1.1     freza 
    894  1.4    dyoung 	if (!device_is_active(&sc->sc_dev))
    895  1.4    dyoung 		return;
    896  1.1     freza 
    897  1.1     freza 	s = splnet();
    898  1.1     freza 	mii_tick(&sc->sc_mii);
    899  1.1     freza 	splx(s);
    900  1.1     freza 
    901  1.1     freza 	callout_schedule(&sc->sc_mii_tick, hz);
    902  1.1     freza }
    903  1.1     freza 
    904  1.1     freza /*
    905  1.1     freza  * External hooks.
    906  1.1     freza  */
    907  1.1     freza static void
    908  1.1     freza temac_shutdown(void *arg)
    909  1.1     freza {
    910  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)arg;
    911  1.1     freza 
    912  1.1     freza 	temac_reset(sc);
    913  1.1     freza }
    914  1.1     freza 
    915  1.1     freza static void
    916  1.1     freza temac_tx_intr(void *arg)
    917  1.1     freza {
    918  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)arg;
    919  1.1     freza 	uint32_t 		stat;
    920  1.1     freza 
    921  1.1     freza 	/* XXX: We may need to splnet() here if cdmac(4) changes. */
    922  1.1     freza 
    923  1.1     freza 	if ((stat = cdmac_tx_stat(sc)) & CDMAC_STAT_ERROR) {
    924  1.1     freza 		printf("%s: transmit DMA is toast (%#08x), halted!\n",
    925  1.1     freza 		    sc->sc_dev.dv_xname, stat);
    926  1.1     freza 
    927  1.1     freza 		/* XXXFreza: how to signal this upstream? */
    928  1.1     freza 		temac_stop(&sc->sc_if, 1);
    929  1.1     freza 		sc->sc_dead = 1;
    930  1.1     freza 	}
    931  1.1     freza 
    932  1.1     freza #if TEMAC_DEBUG > 0
    933  1.1     freza 	printf("%s: tx intr 0x%08x\n", device_xname(&sc->sc_dev), stat);
    934  1.1     freza #endif
    935  1.1     freza 	temac_txreap(sc);
    936  1.1     freza }
    937  1.1     freza 
    938  1.1     freza static void
    939  1.1     freza temac_rx_intr(void *arg)
    940  1.1     freza {
    941  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)arg;
    942  1.1     freza 	uint32_t 		stat;
    943  1.1     freza 
    944  1.1     freza 	/* XXX: We may need to splnet() here if cdmac(4) changes. */
    945  1.1     freza 
    946  1.1     freza 	if ((stat = cdmac_rx_stat(sc)) & CDMAC_STAT_ERROR) {
    947  1.1     freza 		printf("%s: receive DMA is toast (%#08x), halted!\n",
    948  1.1     freza 		    sc->sc_dev.dv_xname, stat);
    949  1.1     freza 
    950  1.1     freza 		/* XXXFreza: how to signal this upstream? */
    951  1.1     freza 		temac_stop(&sc->sc_if, 1);
    952  1.1     freza 		sc->sc_dead = 1;
    953  1.1     freza 	}
    954  1.1     freza 
    955  1.1     freza #if TEMAC_DEBUG > 0
    956  1.1     freza 	printf("%s: rx intr 0x%08x\n", device_xname(&sc->sc_dev), stat);
    957  1.1     freza #endif
    958  1.1     freza 	temac_rxreap(sc);
    959  1.1     freza }
    960  1.1     freza 
    961  1.1     freza /*
    962  1.1     freza  * Utils.
    963  1.1     freza  */
    964  1.1     freza static inline void
    965  1.1     freza temac_txcdsync(struct temac_softc *sc, int first, int cnt, int flag)
    966  1.1     freza {
    967  1.1     freza 	if ((first + cnt) > TEMAC_NTXDESC) {
    968  1.1     freza 		bus_dmamap_sync(sc->sc_dmat, sc->sc_control_dmap,
    969  1.1     freza 		    TEMAC_TXDOFF(first),
    970  1.1     freza 		    sizeof(struct cdmac_descr) * (TEMAC_NTXDESC - first),
    971  1.1     freza 		    flag);
    972  1.1     freza 		cnt = (first + cnt) % TEMAC_NTXDESC;
    973  1.1     freza 		first = 0;
    974  1.1     freza 	}
    975  1.1     freza 
    976  1.1     freza 	bus_dmamap_sync(sc->sc_dmat, sc->sc_control_dmap,
    977  1.1     freza 	    TEMAC_TXDOFF(first),
    978  1.1     freza 	    sizeof(struct cdmac_descr) * cnt,
    979  1.1     freza 	    flag);
    980  1.1     freza }
    981  1.1     freza 
    982  1.1     freza static inline void
    983  1.1     freza temac_rxcdsync(struct temac_softc *sc, int first, int cnt, int flag)
    984  1.1     freza {
    985  1.1     freza 	if ((first + cnt) > TEMAC_NRXDESC) {
    986  1.1     freza 		bus_dmamap_sync(sc->sc_dmat, sc->sc_control_dmap,
    987  1.1     freza 		    TEMAC_RXDOFF(first),
    988  1.1     freza 		    sizeof(struct cdmac_descr) * (TEMAC_NRXDESC - first),
    989  1.1     freza 		    flag);
    990  1.1     freza 		cnt = (first + cnt) % TEMAC_NRXDESC;
    991  1.1     freza 		first = 0;
    992  1.1     freza 	}
    993  1.1     freza 
    994  1.1     freza 	bus_dmamap_sync(sc->sc_dmat, sc->sc_control_dmap,
    995  1.1     freza 	    TEMAC_RXDOFF(first),
    996  1.1     freza 	    sizeof(struct cdmac_descr) * cnt,
    997  1.1     freza 	    flag);
    998  1.1     freza }
    999  1.1     freza 
   1000  1.1     freza static void
   1001  1.1     freza temac_txreap(struct temac_softc *sc)
   1002  1.1     freza {
   1003  1.1     freza 	struct temac_txsoft 	*txs;
   1004  1.1     freza 	bus_dmamap_t 		dmap;
   1005  1.1     freza 	int 			sent = 0;
   1006  1.1     freza 
   1007  1.1     freza 	/*
   1008  1.1     freza 	 * Transmit interrupts happen on the last descriptor of Tx jobs.
   1009  1.1     freza 	 * Hence, every time we're called (and we assume txintr is our
   1010  1.1     freza 	 * only caller!), we reap packets upto and including the one
   1011  1.1     freza 	 * marked as last-in-batch.
   1012  1.1     freza 	 *
   1013  1.1     freza 	 * XXX we rely on that we make EXACTLY one batch per intr, no more
   1014  1.1     freza 	 */
   1015  1.1     freza 	while (sc->sc_txsfree != TEMAC_TXQLEN) {
   1016  1.1     freza 		txs = &sc->sc_txsoft[sc->sc_txsreap];
   1017  1.1     freza 		dmap = txs->txs_dmap;
   1018  1.1     freza 
   1019  1.1     freza 		sc->sc_txreap = TEMAC_TXINC(sc->sc_txreap, dmap->dm_nsegs);
   1020  1.1     freza 		sc->sc_txfree += dmap->dm_nsegs;
   1021  1.1     freza 
   1022  1.1     freza 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmap);
   1023  1.1     freza 		m_freem(txs->txs_mbuf);
   1024  1.1     freza 		txs->txs_mbuf = NULL;
   1025  1.1     freza 
   1026  1.1     freza 		sc->sc_if.if_opackets++;
   1027  1.1     freza 		sent = 1;
   1028  1.1     freza 
   1029  1.1     freza 		sc->sc_txsreap = TEMAC_TXSNEXT(sc->sc_txsreap);
   1030  1.1     freza 		sc->sc_txsfree++;
   1031  1.1     freza 
   1032  1.1     freza 		if (txs->txs_last) {
   1033  1.1     freza 			txs->txs_last = 0;
   1034  1.1     freza 			sc->sc_txbusy = 0; 	/* channel stopped now */
   1035  1.1     freza 
   1036  1.1     freza 			temac_txkick(sc);
   1037  1.1     freza 			break;
   1038  1.1     freza 		}
   1039  1.1     freza 	}
   1040  1.1     freza 
   1041  1.1     freza 	if (sent && (sc->sc_if.if_flags & IFF_OACTIVE))
   1042  1.1     freza 		sc->sc_if.if_flags &= ~IFF_OACTIVE;
   1043  1.1     freza }
   1044  1.1     freza 
   1045  1.1     freza static int
   1046  1.1     freza temac_rxalloc(struct temac_softc *sc, int which, int verbose)
   1047  1.1     freza {
   1048  1.1     freza 	struct temac_rxsoft 	*rxs;
   1049  1.1     freza 	struct mbuf 		*m;
   1050  1.1     freza 	uint32_t 		stat;
   1051  1.1     freza 	int 			error;
   1052  1.1     freza 
   1053  1.1     freza 	rxs = &sc->sc_rxsoft[which];
   1054  1.1     freza 
   1055  1.1     freza 	/* The mbuf itself is not our problem, just clear DMA related stuff. */
   1056  1.1     freza 	if (rxs->rxs_mbuf != NULL) {
   1057  1.1     freza 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmap);
   1058  1.1     freza 		rxs->rxs_mbuf = NULL;
   1059  1.1     freza 	}
   1060  1.1     freza 
   1061  1.1     freza 	/*
   1062  1.1     freza 	 * We would like to store mbuf and dmap in application specific
   1063  1.1     freza 	 * fields of the descriptor, but that doesn't work for Rx. Shame
   1064  1.1     freza 	 * on Xilinx for this (and for the useless timer architecture).
   1065  1.1     freza 	 *
   1066  1.1     freza 	 * Hence each descriptor needs its own soft state. We may want
   1067  1.1     freza 	 * to merge multiple rxs's into a monster mbuf when we support
   1068  1.1     freza 	 * jumbo frames though. Also, we use single set of indexing
   1069  1.1     freza 	 * variables for both sc_rxdescs[] and sc_rxsoft[].
   1070  1.1     freza 	 */
   1071  1.1     freza 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1072  1.1     freza 	if (m == NULL) {
   1073  1.1     freza 		if (verbose)
   1074  1.1     freza 			printf("%s: out of Rx header mbufs\n",
   1075  1.1     freza 			    sc->sc_dev.dv_xname);
   1076  1.1     freza 		return (ENOBUFS);
   1077  1.1     freza 	}
   1078  1.1     freza 	MCLAIM(m, &sc->sc_ec.ec_rx_mowner);
   1079  1.1     freza 
   1080  1.1     freza 	MCLGET(m, M_DONTWAIT);
   1081  1.1     freza 	if ((m->m_flags & M_EXT) == 0) {
   1082  1.1     freza 		if (verbose)
   1083  1.1     freza 			printf("%s: out of Rx cluster mbufs\n",
   1084  1.1     freza 			    sc->sc_dev.dv_xname);
   1085  1.1     freza 		m_freem(m);
   1086  1.1     freza 		return (ENOBUFS);
   1087  1.1     freza 	}
   1088  1.1     freza 
   1089  1.1     freza 	rxs->rxs_mbuf = m;
   1090  1.1     freza 	m->m_pkthdr.len = m->m_len = MCLBYTES;
   1091  1.1     freza 
   1092  1.1     freza 	/* Make sure the payload after ethernet header is 4-aligned. */
   1093  1.1     freza 	m_adj(m, 2);
   1094  1.1     freza 
   1095  1.1     freza 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmap, m,
   1096  1.1     freza 	    BUS_DMA_NOWAIT);
   1097  1.1     freza 	if (error) {
   1098  1.1     freza 		if (verbose)
   1099  1.1     freza 			printf("%s: could not map Rx descriptor %d, "
   1100  1.1     freza 			    "error = %d\n", sc->sc_dev.dv_xname, which, error);
   1101  1.1     freza 
   1102  1.1     freza 		rxs->rxs_mbuf = NULL;
   1103  1.1     freza 		m_freem(m);
   1104  1.1     freza 
   1105  1.1     freza 		return (error);
   1106  1.1     freza 	}
   1107  1.1     freza 
   1108  1.1     freza 	stat = \
   1109  1.1     freza 	    (TEMAC_ISINTR(which) ? CDMAC_STAT_INTR : 0) |
   1110  1.1     freza 	    (TEMAC_ISLAST(which) ? CDMAC_STAT_STOP : 0);
   1111  1.1     freza 
   1112  1.1     freza 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmap, 0,
   1113  1.1     freza 	    rxs->rxs_dmap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1114  1.1     freza 
   1115  1.1     freza 	/* Descriptor post-sync, if needed, left to the caller. */
   1116  1.1     freza 
   1117  1.1     freza 	sc->sc_rxdescs[which].desc_addr = rxs->rxs_dmap->dm_segs[0].ds_addr;
   1118  1.1     freza 	sc->sc_rxdescs[which].desc_size  = rxs->rxs_dmap->dm_segs[0].ds_len;
   1119  1.1     freza 	sc->sc_rxdescs[which].desc_stat = stat;
   1120  1.1     freza 
   1121  1.1     freza 	/* Descriptor pre-sync, if needed, left to the caller. */
   1122  1.1     freza 
   1123  1.1     freza 	return (0);
   1124  1.1     freza }
   1125  1.1     freza 
   1126  1.1     freza static void
   1127  1.1     freza temac_rxreap(struct temac_softc *sc)
   1128  1.1     freza {
   1129  1.1     freza 	struct ifnet 		*ifp = &sc->sc_if;
   1130  1.1     freza 	uint32_t 		stat, rxstat, rxsize;
   1131  1.1     freza 	struct mbuf 		*m;
   1132  1.1     freza 	int 			nseg, head, tail;
   1133  1.1     freza 
   1134  1.1     freza 	head = sc->sc_rxreap;
   1135  1.1     freza 	tail = 0; 		/* gcc */
   1136  1.1     freza 	nseg = 0;
   1137  1.1     freza 
   1138  1.1     freza 	/*
   1139  1.1     freza 	 * Collect finished entries on the Rx list, kick DMA if we hit
   1140  1.1     freza 	 * the end. DMA will always stop on the last descriptor in chain,
   1141  1.1     freza 	 * so it will never hit a reap-in-progress descriptor.
   1142  1.1     freza 	 */
   1143  1.1     freza 	while (1) {
   1144  1.1     freza 		/* Maybe we previously failed to refresh this one? */
   1145  1.1     freza 		if (sc->sc_rxsoft[sc->sc_rxreap].rxs_mbuf == NULL) {
   1146  1.1     freza 			if (temac_rxalloc(sc, sc->sc_rxreap, 0) != 0)
   1147  1.1     freza 				break;
   1148  1.1     freza 
   1149  1.1     freza 			sc->sc_rxreap = TEMAC_RXNEXT(sc->sc_rxreap);
   1150  1.1     freza 			continue;
   1151  1.1     freza 		}
   1152  1.1     freza 		temac_rxcdsync(sc, sc->sc_rxreap, 1,
   1153  1.1     freza 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1154  1.1     freza 
   1155  1.1     freza 		stat = sc->sc_rxdescs[sc->sc_rxreap].desc_stat;
   1156  1.1     freza 		m = NULL;
   1157  1.1     freza 
   1158  1.1     freza 		if ((stat & CDMAC_STAT_DONE) == 0)
   1159  1.1     freza 			break;
   1160  1.1     freza 
   1161  1.1     freza 		/* Count any decriptor we've collected, regardless of status. */
   1162  1.1     freza 		nseg ++;
   1163  1.1     freza 
   1164  1.1     freza 		/* XXXFreza: This won't work for jumbo frames. */
   1165  1.1     freza 
   1166  1.1     freza 		if ((stat & (CDMAC_STAT_EOP | CDMAC_STAT_SOP)) !=
   1167  1.1     freza 		    (CDMAC_STAT_EOP | CDMAC_STAT_SOP)) {
   1168  1.1     freza 		    	printf("%s: Rx packet doesn't fit in "
   1169  1.1     freza 		    	    "one descriptor, stat = %#08x\n",
   1170  1.1     freza 		    	    sc->sc_dev.dv_xname, stat);
   1171  1.1     freza 			goto badframe;
   1172  1.1     freza 		}
   1173  1.1     freza 
   1174  1.1     freza 		/* Dissect TEMAC footer if this is end of packet. */
   1175  1.1     freza 		rxstat = sc->sc_rxdescs[sc->sc_rxreap].desc_rxstat;
   1176  1.1     freza 		rxsize = sc->sc_rxdescs[sc->sc_rxreap].desc_rxsize &
   1177  1.1     freza 		    RXSIZE_MASK;
   1178  1.1     freza 
   1179  1.1     freza 		if ((rxstat & RXSTAT_GOOD) == 0 ||
   1180  1.1     freza 		    (rxstat & RXSTAT_SICK) != 0) {
   1181  1.1     freza 		    	printf("%s: corrupt Rx packet, rxstat = %#08x\n",
   1182  1.1     freza 		    	    sc->sc_dev.dv_xname, rxstat);
   1183  1.1     freza 			goto badframe;
   1184  1.1     freza 		}
   1185  1.1     freza 
   1186  1.1     freza 		/* We are now bound to succeed. */
   1187  1.1     freza 		bus_dmamap_sync(sc->sc_dmat,
   1188  1.1     freza 		    sc->sc_rxsoft[sc->sc_rxreap].rxs_dmap, 0,
   1189  1.1     freza 		    sc->sc_rxsoft[sc->sc_rxreap].rxs_dmap->dm_mapsize,
   1190  1.1     freza 		    BUS_DMASYNC_POSTREAD);
   1191  1.1     freza 
   1192  1.1     freza 		m = sc->sc_rxsoft[sc->sc_rxreap].rxs_mbuf;
   1193  1.1     freza 		m->m_pkthdr.rcvif = ifp;
   1194  1.1     freza 		m->m_pkthdr.len = m->m_len = rxsize;
   1195  1.1     freza 
   1196  1.1     freza  badframe:
   1197  1.1     freza  		/* Get ready for more work. */
   1198  1.1     freza 		tail = sc->sc_rxreap;
   1199  1.1     freza 		sc->sc_rxreap = TEMAC_RXNEXT(sc->sc_rxreap);
   1200  1.1     freza 
   1201  1.1     freza  		/* On failures we reuse the descriptor and go ahead. */
   1202  1.1     freza  		if (m == NULL) {
   1203  1.1     freza 			sc->sc_rxdescs[tail].desc_stat =
   1204  1.1     freza 			    (TEMAC_ISINTR(tail) ? CDMAC_STAT_INTR : 0) |
   1205  1.1     freza 			    (TEMAC_ISLAST(tail) ? CDMAC_STAT_STOP : 0);
   1206  1.1     freza 
   1207  1.1     freza 			ifp->if_ierrors++;
   1208  1.1     freza 			continue;
   1209  1.1     freza  		}
   1210  1.1     freza 
   1211  1.7     joerg 		bpf_mtap(ifp, m);
   1212  1.1     freza 
   1213  1.1     freza 		ifp->if_ipackets++;
   1214  1.1     freza 		(ifp->if_input)(ifp, m);
   1215  1.1     freza 
   1216  1.1     freza 		/* Refresh descriptor, bail out if we're out of buffers. */
   1217  1.1     freza 		if (temac_rxalloc(sc, tail, 1) != 0) {
   1218  1.1     freza  			sc->sc_rxreap = TEMAC_RXINC(sc->sc_rxreap, -1);
   1219  1.1     freza  			printf("%s: Rx give up for now\n", sc->sc_dev.dv_xname);
   1220  1.1     freza 			break;
   1221  1.1     freza 		}
   1222  1.1     freza 	}
   1223  1.1     freza 
   1224  1.1     freza 	/* We may now have a contiguous ready-to-go chunk of descriptors. */
   1225  1.1     freza 	if (nseg > 0) {
   1226  1.1     freza #if TEMAC_RXDEBUG > 0
   1227  1.1     freza 		printf("%s: rxreap: rxreap %03d -> %03d, nseg %03d\n",
   1228  1.1     freza 		    sc->sc_dev.dv_xname, head, sc->sc_rxreap, nseg);
   1229  1.1     freza #endif
   1230  1.1     freza 		temac_rxcdsync(sc, head, nseg,
   1231  1.1     freza 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1232  1.1     freza 
   1233  1.1     freza 		if (TEMAC_ISLAST(tail))
   1234  1.1     freza 			cdmac_rx_start(sc, sc->sc_cdaddr + TEMAC_RXDOFF(0));
   1235  1.1     freza 	}
   1236  1.1     freza 
   1237  1.1     freza 	/* Ensure maximum Rx latency is kept under control. */
   1238  1.1     freza 	callout_schedule(&sc->sc_rx_timo, hz / TEMAC_RXTIMO_HZ);
   1239  1.1     freza }
   1240  1.1     freza 
   1241  1.1     freza static void
   1242  1.1     freza temac_rxtimo(void *arg)
   1243  1.1     freza {
   1244  1.1     freza 	struct temac_softc 	*sc = (struct temac_softc *)arg;
   1245  1.1     freza 	int 			s;
   1246  1.1     freza 
   1247  1.1     freza 	/* We run TEMAC_RXTIMO_HZ times/sec to ensure Rx doesn't stall. */
   1248  1.1     freza 	s = splnet();
   1249  1.1     freza 	temac_rxreap(sc);
   1250  1.1     freza 	splx(s);
   1251  1.1     freza }
   1252  1.1     freza 
   1253  1.1     freza static void
   1254  1.1     freza temac_reset(struct temac_softc *sc)
   1255  1.1     freza {
   1256  1.1     freza 	uint32_t 		rcr, tcr;
   1257  1.1     freza 
   1258  1.1     freza 	/* Kill CDMAC channels. */
   1259  1.1     freza 	cdmac_tx_reset(sc);
   1260  1.1     freza 	cdmac_rx_reset(sc);
   1261  1.1     freza 
   1262  1.1     freza 	/* Disable receiver. */
   1263  1.1     freza 	rcr = gmi_read_4(TEMAC_GMI_RXCF1) & ~GMI_RX_ENABLE;
   1264  1.1     freza 	gmi_write_4(TEMAC_GMI_RXCF1, rcr);
   1265  1.1     freza 
   1266  1.1     freza 	/* Disable transmitter. */
   1267  1.1     freza 	tcr = gmi_read_4(TEMAC_GMI_TXCF) & ~GMI_TX_ENABLE;
   1268  1.1     freza 	gmi_write_4(TEMAC_GMI_TXCF, tcr);
   1269  1.1     freza }
   1270  1.1     freza 
   1271  1.1     freza static void
   1272  1.1     freza temac_rxdrain(struct temac_softc *sc)
   1273  1.1     freza {
   1274  1.1     freza 	struct temac_rxsoft 	*rxs;
   1275  1.1     freza 	int 			i;
   1276  1.1     freza 
   1277  1.1     freza 	for (i = 0; i < TEMAC_NRXDESC; i++) {
   1278  1.1     freza 		rxs = &sc->sc_rxsoft[i];
   1279  1.1     freza 
   1280  1.1     freza 		if (rxs->rxs_mbuf != NULL) {
   1281  1.1     freza 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmap);
   1282  1.1     freza 			m_freem(rxs->rxs_mbuf);
   1283  1.1     freza 			rxs->rxs_mbuf = NULL;
   1284  1.1     freza 		}
   1285  1.1     freza 	}
   1286  1.1     freza 
   1287  1.1     freza 	sc->sc_rx_drained = 1;
   1288  1.1     freza }
   1289  1.1     freza 
   1290  1.1     freza static void
   1291  1.1     freza temac_txkick(struct temac_softc *sc)
   1292  1.1     freza {
   1293  1.1     freza 	if (sc->sc_txsoft[sc->sc_txsreap].txs_mbuf != NULL &&
   1294  1.1     freza 	    sc->sc_txbusy == 0) {
   1295  1.1     freza 		cdmac_tx_start(sc, sc->sc_cdaddr + TEMAC_TXDOFF(sc->sc_txreap));
   1296  1.1     freza 		sc->sc_txbusy = 1;
   1297  1.1     freza 	}
   1298  1.1     freza }
   1299