dma.c revision 1.14 1 1.14 scottr /* $NetBSD: dma.c,v 1.14 1997/04/01 03:10:57 scottr Exp $ */
2 1.5 cgd
3 1.1 cgd /*
4 1.11 thorpej * Copyright (c) 1995, 1996, 1997
5 1.11 thorpej * Jason R. Thorpe. All rights reserved.
6 1.4 mycroft * Copyright (c) 1982, 1990, 1993
7 1.4 mycroft * The Regents of the University of California. All rights reserved.
8 1.1 cgd *
9 1.1 cgd * Redistribution and use in source and binary forms, with or without
10 1.1 cgd * modification, are permitted provided that the following conditions
11 1.1 cgd * are met:
12 1.1 cgd * 1. Redistributions of source code must retain the above copyright
13 1.1 cgd * notice, this list of conditions and the following disclaimer.
14 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 cgd * notice, this list of conditions and the following disclaimer in the
16 1.1 cgd * documentation and/or other materials provided with the distribution.
17 1.1 cgd * 3. All advertising materials mentioning features or use of this software
18 1.1 cgd * must display the following acknowledgement:
19 1.1 cgd * This product includes software developed by the University of
20 1.1 cgd * California, Berkeley and its contributors.
21 1.1 cgd * 4. Neither the name of the University nor the names of its contributors
22 1.1 cgd * may be used to endorse or promote products derived from this software
23 1.1 cgd * without specific prior written permission.
24 1.1 cgd *
25 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
26 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
27 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
28 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
29 1.1 cgd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
30 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
31 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
32 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
33 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
34 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
35 1.1 cgd * SUCH DAMAGE.
36 1.1 cgd *
37 1.5 cgd * @(#)dma.c 8.1 (Berkeley) 6/10/93
38 1.1 cgd */
39 1.1 cgd
40 1.1 cgd /*
41 1.1 cgd * DMA driver
42 1.1 cgd */
43 1.1 cgd
44 1.4 mycroft #include <sys/param.h>
45 1.4 mycroft #include <sys/systm.h>
46 1.4 mycroft #include <sys/time.h>
47 1.4 mycroft #include <sys/kernel.h>
48 1.4 mycroft #include <sys/proc.h>
49 1.11 thorpej #include <sys/device.h>
50 1.4 mycroft
51 1.14 scottr #include <machine/frame.h>
52 1.4 mycroft #include <machine/cpu.h>
53 1.4 mycroft
54 1.4 mycroft #include <hp300/dev/dmareg.h>
55 1.4 mycroft #include <hp300/dev/dmavar.h>
56 1.1 cgd
57 1.4 mycroft #include <hp300/hp300/isr.h>
58 1.1 cgd
59 1.1 cgd /*
60 1.1 cgd * The largest single request will be MAXPHYS bytes which will require
61 1.1 cgd * at most MAXPHYS/NBPG+1 chain elements to describe, i.e. if none of
62 1.1 cgd * the buffer pages are physically contiguous (MAXPHYS/NBPG) and the
63 1.1 cgd * buffer is not page aligned (+1).
64 1.1 cgd */
65 1.1 cgd #define DMAMAXIO (MAXPHYS/NBPG+1)
66 1.1 cgd
67 1.1 cgd struct dma_chain {
68 1.1 cgd int dc_count;
69 1.1 cgd char *dc_addr;
70 1.1 cgd };
71 1.1 cgd
72 1.6 thorpej struct dma_channel {
73 1.11 thorpej struct dmaqueue *dm_job; /* current job */
74 1.6 thorpej struct dma_softc *dm_softc; /* pointer back to softc */
75 1.6 thorpej struct dmadevice *dm_hwaddr; /* registers if DMA_C */
76 1.6 thorpej struct dmaBdevice *dm_Bhwaddr; /* registers if not DMA_C */
77 1.6 thorpej char dm_flags; /* misc. flags */
78 1.6 thorpej u_short dm_cmd; /* DMA controller command */
79 1.11 thorpej int dm_cur; /* current segment */
80 1.11 thorpej int dm_last; /* last segment */
81 1.6 thorpej struct dma_chain dm_chain[DMAMAXIO]; /* all segments */
82 1.6 thorpej };
83 1.6 thorpej
84 1.1 cgd struct dma_softc {
85 1.6 thorpej char *sc_xname; /* XXX external name */
86 1.6 thorpej struct dmareg *sc_dmareg; /* pointer to our hardware */
87 1.6 thorpej struct dma_channel sc_chan[NDMACHAN]; /* 2 channels */
88 1.11 thorpej TAILQ_HEAD(, dmaqueue) sc_queue; /* job queue */
89 1.6 thorpej char sc_type; /* A, B, or C */
90 1.10 thorpej int sc_ipl; /* our interrupt level */
91 1.10 thorpej void *sc_ih; /* interrupt cookie */
92 1.6 thorpej } Dma_softc;
93 1.1 cgd
94 1.1 cgd /* types */
95 1.1 cgd #define DMA_B 0
96 1.1 cgd #define DMA_C 1
97 1.1 cgd
98 1.1 cgd /* flags */
99 1.1 cgd #define DMAF_PCFLUSH 0x01
100 1.1 cgd #define DMAF_VCFLUSH 0x02
101 1.1 cgd #define DMAF_NOINTR 0x04
102 1.1 cgd
103 1.7 thorpej int dmaintr __P((void *));
104 1.1 cgd
105 1.1 cgd #ifdef DEBUG
106 1.1 cgd int dmadebug = 0;
107 1.1 cgd #define DDB_WORD 0x01 /* same as DMAGO_WORD */
108 1.1 cgd #define DDB_LWORD 0x02 /* same as DMAGO_LWORD */
109 1.1 cgd #define DDB_FOLLOW 0x04
110 1.1 cgd #define DDB_IO 0x08
111 1.1 cgd
112 1.3 mycroft void dmatimeout __P((void *));
113 1.6 thorpej int dmatimo[NDMACHAN];
114 1.1 cgd
115 1.6 thorpej long dmahits[NDMACHAN];
116 1.6 thorpej long dmamisses[NDMACHAN];
117 1.6 thorpej long dmabyte[NDMACHAN];
118 1.6 thorpej long dmaword[NDMACHAN];
119 1.6 thorpej long dmalword[NDMACHAN];
120 1.1 cgd #endif
121 1.1 cgd
122 1.1 cgd void
123 1.1 cgd dmainit()
124 1.1 cgd {
125 1.6 thorpej struct dma_softc *sc = &Dma_softc;
126 1.6 thorpej struct dmareg *dma;
127 1.6 thorpej struct dma_channel *dc;
128 1.6 thorpej int i;
129 1.1 cgd char rev;
130 1.1 cgd
131 1.6 thorpej /* There's just one. */
132 1.6 thorpej sc->sc_dmareg = (struct dmareg *)DMA_BASE;
133 1.6 thorpej dma = sc->sc_dmareg;
134 1.6 thorpej sc->sc_xname = "dma0";
135 1.6 thorpej
136 1.1 cgd /*
137 1.6 thorpej * Determine the DMA type. A DMA_A or DMA_B will fail the
138 1.6 thorpej * following probe.
139 1.6 thorpej *
140 1.6 thorpej * XXX Don't know how to easily differentiate the A and B cards,
141 1.1 cgd * so we just hope nobody has an A card (A cards will work if
142 1.10 thorpej * splbio works out to ipl 3).
143 1.1 cgd */
144 1.6 thorpej if (badbaddr((char *)&dma->dma_id[2])) {
145 1.1 cgd rev = 'B';
146 1.1 cgd #if !defined(HP320)
147 1.1 cgd panic("dmainit: DMA card requires hp320 support");
148 1.1 cgd #endif
149 1.6 thorpej } else
150 1.6 thorpej rev = dma->dma_id[2];
151 1.6 thorpej
152 1.6 thorpej sc->sc_type = (rev == 'B') ? DMA_B : DMA_C;
153 1.1 cgd
154 1.11 thorpej TAILQ_INIT(&sc->sc_queue);
155 1.11 thorpej
156 1.6 thorpej for (i = 0; i < NDMACHAN; i++) {
157 1.6 thorpej dc = &sc->sc_chan[i];
158 1.6 thorpej dc->dm_softc = sc;
159 1.11 thorpej dc->dm_job = NULL;
160 1.6 thorpej switch (i) {
161 1.6 thorpej case 0:
162 1.6 thorpej dc->dm_hwaddr = &dma->dma_chan0;
163 1.6 thorpej dc->dm_Bhwaddr = &dma->dma_Bchan0;
164 1.6 thorpej break;
165 1.6 thorpej
166 1.6 thorpej case 1:
167 1.6 thorpej dc->dm_hwaddr = &dma->dma_chan1;
168 1.6 thorpej dc->dm_Bhwaddr = &dma->dma_Bchan1;
169 1.6 thorpej break;
170 1.6 thorpej
171 1.6 thorpej default:
172 1.6 thorpej panic("dmainit: more than 2 channels?");
173 1.6 thorpej /* NOTREACHED */
174 1.6 thorpej }
175 1.1 cgd }
176 1.11 thorpej
177 1.1 cgd #ifdef DEBUG
178 1.1 cgd /* make sure timeout is really not needed */
179 1.6 thorpej timeout(dmatimeout, sc, 30 * hz);
180 1.1 cgd #endif
181 1.1 cgd
182 1.9 christos printf("%s: 98620%c, 2 channels, %d bit\n", sc->sc_xname,
183 1.6 thorpej rev, (rev == 'B') ? 16 : 32);
184 1.7 thorpej
185 1.10 thorpej /*
186 1.10 thorpej * Defer hooking up our interrupt until the first
187 1.10 thorpej * DMA-using controller has hooked up theirs.
188 1.10 thorpej */
189 1.10 thorpej sc->sc_ih = NULL;
190 1.10 thorpej }
191 1.10 thorpej
192 1.10 thorpej /*
193 1.10 thorpej * Compute the ipl and (re)establish the interrupt handler
194 1.10 thorpej * for the DMA controller.
195 1.10 thorpej */
196 1.10 thorpej void
197 1.10 thorpej dmacomputeipl()
198 1.10 thorpej {
199 1.10 thorpej struct dma_softc *sc = &Dma_softc;
200 1.10 thorpej
201 1.10 thorpej if (sc->sc_ih != NULL)
202 1.10 thorpej isrunlink(sc->sc_ih);
203 1.10 thorpej
204 1.10 thorpej /*
205 1.10 thorpej * Our interrupt level must be as high as the highest
206 1.10 thorpej * device using DMA (i.e. splbio).
207 1.10 thorpej */
208 1.10 thorpej sc->sc_ipl = PSLTOIPL(hp300_bioipl);
209 1.10 thorpej sc->sc_ih = isrlink(dmaintr, sc, sc->sc_ipl, ISRPRI_BIO);
210 1.1 cgd }
211 1.1 cgd
212 1.1 cgd int
213 1.1 cgd dmareq(dq)
214 1.11 thorpej struct dmaqueue *dq;
215 1.1 cgd {
216 1.11 thorpej struct dma_softc *sc = &Dma_softc;
217 1.11 thorpej int i, chan, s;
218 1.11 thorpej
219 1.11 thorpej #if 1
220 1.11 thorpej s = splhigh(); /* XXXthorpej */
221 1.11 thorpej #else
222 1.11 thorpej s = splbio();
223 1.11 thorpej #endif
224 1.11 thorpej
225 1.11 thorpej chan = dq->dq_chan;
226 1.11 thorpej for (i = NDMACHAN - 1; i >= 0; i--) {
227 1.11 thorpej /*
228 1.11 thorpej * Can we use this channel?
229 1.11 thorpej */
230 1.1 cgd if ((chan & (1 << i)) == 0)
231 1.1 cgd continue;
232 1.11 thorpej
233 1.11 thorpej /*
234 1.11 thorpej * We can use it; is it busy?
235 1.11 thorpej */
236 1.11 thorpej if (sc->sc_chan[i].dm_job != NULL)
237 1.1 cgd continue;
238 1.11 thorpej
239 1.11 thorpej /*
240 1.11 thorpej * Not busy; give the caller this channel.
241 1.11 thorpej */
242 1.11 thorpej sc->sc_chan[i].dm_job = dq;
243 1.11 thorpej dq->dq_chan = i;
244 1.1 cgd splx(s);
245 1.11 thorpej return (1);
246 1.1 cgd }
247 1.11 thorpej
248 1.11 thorpej /*
249 1.11 thorpej * Couldn't get a channel now; put this in the queue.
250 1.11 thorpej */
251 1.11 thorpej TAILQ_INSERT_TAIL(&sc->sc_queue, dq, dq_list);
252 1.1 cgd splx(s);
253 1.11 thorpej return (0);
254 1.1 cgd }
255 1.1 cgd
256 1.1 cgd void
257 1.1 cgd dmafree(dq)
258 1.11 thorpej struct dmaqueue *dq;
259 1.1 cgd {
260 1.11 thorpej int unit = dq->dq_chan;
261 1.6 thorpej struct dma_softc *sc = &Dma_softc;
262 1.11 thorpej struct dma_channel *dc = &sc->sc_chan[unit];
263 1.11 thorpej struct dmaqueue *dn;
264 1.11 thorpej int chan, s;
265 1.11 thorpej
266 1.11 thorpej #if 1
267 1.11 thorpej s = splhigh(); /* XXXthorpej */
268 1.11 thorpej #else
269 1.11 thorpej s = splbio();
270 1.11 thorpej #endif
271 1.1 cgd
272 1.1 cgd #ifdef DEBUG
273 1.1 cgd dmatimo[unit] = 0;
274 1.1 cgd #endif
275 1.11 thorpej
276 1.1 cgd DMA_CLEAR(dc);
277 1.12 carrel #if defined(HP340) || defined(HP360) || defined(HP370) || defined(HP380)
278 1.1 cgd /*
279 1.1 cgd * XXX we may not always go thru the flush code in dmastop()
280 1.1 cgd */
281 1.6 thorpej if (dc->dm_flags & DMAF_PCFLUSH) {
282 1.1 cgd PCIA();
283 1.6 thorpej dc->dm_flags &= ~DMAF_PCFLUSH;
284 1.1 cgd }
285 1.1 cgd #endif
286 1.1 cgd #if defined(HP320) || defined(HP350)
287 1.6 thorpej if (dc->dm_flags & DMAF_VCFLUSH) {
288 1.1 cgd /*
289 1.1 cgd * 320/350s have VACs that may also need flushing.
290 1.1 cgd * In our case we only flush the supervisor side
291 1.1 cgd * because we know that if we are DMAing to user
292 1.1 cgd * space, the physical pages will also be mapped
293 1.1 cgd * in kernel space (via vmapbuf) and hence cache-
294 1.1 cgd * inhibited by the pmap module due to the multiple
295 1.1 cgd * mapping.
296 1.1 cgd */
297 1.1 cgd DCIS();
298 1.6 thorpej dc->dm_flags &= ~DMAF_VCFLUSH;
299 1.1 cgd }
300 1.1 cgd #endif
301 1.11 thorpej /*
302 1.11 thorpej * Channel is now free. Look for another job to run on this
303 1.11 thorpej * channel.
304 1.11 thorpej */
305 1.11 thorpej dc->dm_job = NULL;
306 1.1 cgd chan = 1 << unit;
307 1.11 thorpej for (dn = sc->sc_queue.tqh_first; dn != NULL;
308 1.11 thorpej dn = dn->dq_list.tqe_next) {
309 1.11 thorpej if (dn->dq_chan & chan) {
310 1.11 thorpej /* Found one... */
311 1.11 thorpej TAILQ_REMOVE(&sc->sc_queue, dn, dq_list);
312 1.11 thorpej dc->dm_job = dn;
313 1.11 thorpej dn->dq_chan = dq->dq_chan;
314 1.1 cgd splx(s);
315 1.11 thorpej
316 1.11 thorpej /* Start the initiator. */
317 1.11 thorpej (*dn->dq_start)(dn->dq_softc);
318 1.1 cgd return;
319 1.1 cgd }
320 1.1 cgd }
321 1.1 cgd splx(s);
322 1.1 cgd }
323 1.1 cgd
324 1.1 cgd void
325 1.1 cgd dmago(unit, addr, count, flags)
326 1.1 cgd int unit;
327 1.13 scottr char *addr;
328 1.13 scottr int count;
329 1.13 scottr int flags;
330 1.1 cgd {
331 1.6 thorpej struct dma_softc *sc = &Dma_softc;
332 1.13 scottr struct dma_channel *dc = &sc->sc_chan[unit];
333 1.13 scottr char *dmaend = NULL;
334 1.13 scottr int seg, tcount;
335 1.1 cgd
336 1.1 cgd if (count > MAXPHYS)
337 1.1 cgd panic("dmago: count > MAXPHYS");
338 1.1 cgd #if defined(HP320)
339 1.6 thorpej if (sc->sc_type == DMA_B && (flags & DMAGO_LWORD))
340 1.1 cgd panic("dmago: no can do 32-bit DMA");
341 1.1 cgd #endif
342 1.1 cgd #ifdef DEBUG
343 1.1 cgd if (dmadebug & DDB_FOLLOW)
344 1.9 christos printf("dmago(%d, %x, %x, %x)\n",
345 1.1 cgd unit, addr, count, flags);
346 1.1 cgd if (flags & DMAGO_LWORD)
347 1.1 cgd dmalword[unit]++;
348 1.1 cgd else if (flags & DMAGO_WORD)
349 1.1 cgd dmaword[unit]++;
350 1.1 cgd else
351 1.1 cgd dmabyte[unit]++;
352 1.1 cgd #endif
353 1.1 cgd /*
354 1.1 cgd * Build the DMA chain
355 1.1 cgd */
356 1.11 thorpej for (seg = 0; count > 0; seg++) {
357 1.11 thorpej dc->dm_chain[seg].dc_addr = (char *) kvtop(addr);
358 1.4 mycroft #if defined(HP380)
359 1.4 mycroft /*
360 1.4 mycroft * Push back dirty cache lines
361 1.4 mycroft */
362 1.4 mycroft if (mmutype == MMU_68040)
363 1.14 scottr DCFP((vm_offset_t)dc->dm_chain[seg].dc_addr);
364 1.4 mycroft #endif
365 1.1 cgd if (count < (tcount = NBPG - ((int)addr & PGOFSET)))
366 1.1 cgd tcount = count;
367 1.11 thorpej dc->dm_chain[seg].dc_count = tcount;
368 1.1 cgd addr += tcount;
369 1.1 cgd count -= tcount;
370 1.1 cgd if (flags & DMAGO_LWORD)
371 1.1 cgd tcount >>= 2;
372 1.1 cgd else if (flags & DMAGO_WORD)
373 1.1 cgd tcount >>= 1;
374 1.11 thorpej
375 1.11 thorpej /*
376 1.11 thorpej * Try to compact the DMA transfer if the pages are adjacent.
377 1.11 thorpej * Note: this will never happen on the first iteration.
378 1.11 thorpej */
379 1.11 thorpej if (dc->dm_chain[seg].dc_addr == dmaend
380 1.1 cgd #if defined(HP320)
381 1.1 cgd /* only 16-bit count on 98620B */
382 1.6 thorpej && (sc->sc_type != DMA_B ||
383 1.11 thorpej dc->dm_chain[seg - 1].dc_count + tcount <= 65536)
384 1.1 cgd #endif
385 1.1 cgd ) {
386 1.1 cgd #ifdef DEBUG
387 1.1 cgd dmahits[unit]++;
388 1.1 cgd #endif
389 1.11 thorpej dmaend += dc->dm_chain[seg].dc_count;
390 1.11 thorpej dc->dm_chain[--seg].dc_count += tcount;
391 1.1 cgd } else {
392 1.1 cgd #ifdef DEBUG
393 1.1 cgd dmamisses[unit]++;
394 1.1 cgd #endif
395 1.11 thorpej dmaend = dc->dm_chain[seg].dc_addr +
396 1.11 thorpej dc->dm_chain[seg].dc_count;
397 1.11 thorpej dc->dm_chain[seg].dc_count = tcount;
398 1.1 cgd }
399 1.1 cgd }
400 1.11 thorpej dc->dm_cur = 0;
401 1.11 thorpej dc->dm_last = --seg;
402 1.6 thorpej dc->dm_flags = 0;
403 1.1 cgd /*
404 1.1 cgd * Set up the command word based on flags
405 1.1 cgd */
406 1.10 thorpej dc->dm_cmd = DMA_ENAB | DMA_IPL(sc->sc_ipl) | DMA_START;
407 1.1 cgd if ((flags & DMAGO_READ) == 0)
408 1.6 thorpej dc->dm_cmd |= DMA_WRT;
409 1.1 cgd if (flags & DMAGO_LWORD)
410 1.6 thorpej dc->dm_cmd |= DMA_LWORD;
411 1.1 cgd else if (flags & DMAGO_WORD)
412 1.6 thorpej dc->dm_cmd |= DMA_WORD;
413 1.1 cgd if (flags & DMAGO_PRI)
414 1.6 thorpej dc->dm_cmd |= DMA_PRI;
415 1.4 mycroft #if defined(HP380)
416 1.4 mycroft /*
417 1.4 mycroft * On the 68040 we need to flush (push) the data cache before a
418 1.4 mycroft * DMA (already done above) and flush again after DMA completes.
419 1.4 mycroft * In theory we should only need to flush prior to a write DMA
420 1.4 mycroft * and purge after a read DMA but if the entire page is not
421 1.4 mycroft * involved in the DMA we might purge some valid data.
422 1.4 mycroft */
423 1.4 mycroft if (mmutype == MMU_68040 && (flags & DMAGO_READ))
424 1.6 thorpej dc->dm_flags |= DMAF_PCFLUSH;
425 1.4 mycroft #endif
426 1.12 carrel #if defined(HP340) || defined(HP360) || defined(HP370)
427 1.1 cgd /*
428 1.1 cgd * Remember if we need to flush external physical cache when
429 1.1 cgd * DMA is done. We only do this if we are reading (writing memory).
430 1.1 cgd */
431 1.1 cgd if (ectype == EC_PHYS && (flags & DMAGO_READ))
432 1.6 thorpej dc->dm_flags |= DMAF_PCFLUSH;
433 1.1 cgd #endif
434 1.1 cgd #if defined(HP320) || defined(HP350)
435 1.1 cgd if (ectype == EC_VIRT && (flags & DMAGO_READ))
436 1.6 thorpej dc->dm_flags |= DMAF_VCFLUSH;
437 1.1 cgd #endif
438 1.1 cgd /*
439 1.1 cgd * Remember if we can skip the dma completion interrupt on
440 1.1 cgd * the last segment in the chain.
441 1.1 cgd */
442 1.1 cgd if (flags & DMAGO_NOINT) {
443 1.6 thorpej if (dc->dm_cur == dc->dm_last)
444 1.6 thorpej dc->dm_cmd &= ~DMA_ENAB;
445 1.1 cgd else
446 1.6 thorpej dc->dm_flags |= DMAF_NOINTR;
447 1.1 cgd }
448 1.1 cgd #ifdef DEBUG
449 1.11 thorpej if (dmadebug & DDB_IO) {
450 1.6 thorpej if ((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD) ||
451 1.6 thorpej (dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD)) {
452 1.9 christos printf("dmago: cmd %x, flags %x\n",
453 1.6 thorpej dc->dm_cmd, dc->dm_flags);
454 1.11 thorpej for (seg = 0; seg <= dc->dm_last; seg++)
455 1.11 thorpej printf(" %d: %d@%x\n", seg,
456 1.11 thorpej dc->dm_chain[seg].dc_count,
457 1.11 thorpej dc->dm_chain[seg].dc_addr);
458 1.1 cgd }
459 1.11 thorpej }
460 1.1 cgd dmatimo[unit] = 1;
461 1.1 cgd #endif
462 1.1 cgd DMA_ARM(dc);
463 1.1 cgd }
464 1.1 cgd
465 1.1 cgd void
466 1.1 cgd dmastop(unit)
467 1.13 scottr int unit;
468 1.1 cgd {
469 1.6 thorpej struct dma_softc *sc = &Dma_softc;
470 1.13 scottr struct dma_channel *dc = &sc->sc_chan[unit];
471 1.1 cgd
472 1.1 cgd #ifdef DEBUG
473 1.1 cgd if (dmadebug & DDB_FOLLOW)
474 1.9 christos printf("dmastop(%d)\n", unit);
475 1.1 cgd dmatimo[unit] = 0;
476 1.1 cgd #endif
477 1.1 cgd DMA_CLEAR(dc);
478 1.12 carrel #if defined(HP340) || defined(HP360) || defined(HP370) || defined(HP380)
479 1.6 thorpej if (dc->dm_flags & DMAF_PCFLUSH) {
480 1.1 cgd PCIA();
481 1.6 thorpej dc->dm_flags &= ~DMAF_PCFLUSH;
482 1.1 cgd }
483 1.1 cgd #endif
484 1.1 cgd #if defined(HP320) || defined(HP350)
485 1.6 thorpej if (dc->dm_flags & DMAF_VCFLUSH) {
486 1.1 cgd /*
487 1.1 cgd * 320/350s have VACs that may also need flushing.
488 1.1 cgd * In our case we only flush the supervisor side
489 1.1 cgd * because we know that if we are DMAing to user
490 1.1 cgd * space, the physical pages will also be mapped
491 1.1 cgd * in kernel space (via vmapbuf) and hence cache-
492 1.1 cgd * inhibited by the pmap module due to the multiple
493 1.1 cgd * mapping.
494 1.1 cgd */
495 1.1 cgd DCIS();
496 1.6 thorpej dc->dm_flags &= ~DMAF_VCFLUSH;
497 1.1 cgd }
498 1.1 cgd #endif
499 1.1 cgd /*
500 1.1 cgd * We may get this interrupt after a device service routine
501 1.1 cgd * has freed the dma channel. So, ignore the intr if there's
502 1.1 cgd * nothing on the queue.
503 1.1 cgd */
504 1.11 thorpej if (dc->dm_job != NULL)
505 1.11 thorpej (*dc->dm_job->dq_done)(dc->dm_job->dq_softc);
506 1.1 cgd }
507 1.1 cgd
508 1.1 cgd int
509 1.7 thorpej dmaintr(arg)
510 1.7 thorpej void *arg;
511 1.1 cgd {
512 1.7 thorpej struct dma_softc *sc = arg;
513 1.13 scottr struct dma_channel *dc;
514 1.13 scottr int i, stat;
515 1.1 cgd int found = 0;
516 1.1 cgd
517 1.1 cgd #ifdef DEBUG
518 1.1 cgd if (dmadebug & DDB_FOLLOW)
519 1.9 christos printf("dmaintr\n");
520 1.1 cgd #endif
521 1.6 thorpej for (i = 0; i < NDMACHAN; i++) {
522 1.6 thorpej dc = &sc->sc_chan[i];
523 1.1 cgd stat = DMA_STAT(dc);
524 1.1 cgd if ((stat & DMA_INTR) == 0)
525 1.1 cgd continue;
526 1.1 cgd found++;
527 1.1 cgd #ifdef DEBUG
528 1.1 cgd if (dmadebug & DDB_IO) {
529 1.6 thorpej if ((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD) ||
530 1.6 thorpej (dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD))
531 1.11 thorpej printf("dmaintr: flags %x unit %d stat %x next %d\n",
532 1.11 thorpej dc->dm_flags, i, stat, dc->dm_cur + 1);
533 1.1 cgd }
534 1.1 cgd if (stat & DMA_ARMED)
535 1.9 christos printf("%s, chan %d: intr when armed\n",
536 1.6 thorpej sc->sc_xname, i);
537 1.1 cgd #endif
538 1.11 thorpej /*
539 1.11 thorpej * Load the next segemnt, or finish up if we're done.
540 1.11 thorpej */
541 1.11 thorpej dc->dm_cur++;
542 1.11 thorpej if (dc->dm_cur <= dc->dm_last) {
543 1.1 cgd #ifdef DEBUG
544 1.1 cgd dmatimo[i] = 1;
545 1.1 cgd #endif
546 1.1 cgd /*
547 1.11 thorpej * If we're the last segment, disable the
548 1.11 thorpej * completion interrupt, if necessary.
549 1.1 cgd */
550 1.6 thorpej if (dc->dm_cur == dc->dm_last &&
551 1.6 thorpej (dc->dm_flags & DMAF_NOINTR))
552 1.6 thorpej dc->dm_cmd &= ~DMA_ENAB;
553 1.1 cgd DMA_CLEAR(dc);
554 1.1 cgd DMA_ARM(dc);
555 1.1 cgd } else
556 1.1 cgd dmastop(i);
557 1.1 cgd }
558 1.1 cgd return(found);
559 1.1 cgd }
560 1.1 cgd
561 1.1 cgd #ifdef DEBUG
562 1.1 cgd void
563 1.3 mycroft dmatimeout(arg)
564 1.3 mycroft void *arg;
565 1.1 cgd {
566 1.13 scottr int i, s;
567 1.6 thorpej struct dma_softc *sc = arg;
568 1.1 cgd
569 1.6 thorpej for (i = 0; i < NDMACHAN; i++) {
570 1.1 cgd s = splbio();
571 1.1 cgd if (dmatimo[i]) {
572 1.1 cgd if (dmatimo[i] > 1)
573 1.11 thorpej printf("%s: chan %d timeout #%d\n",
574 1.11 thorpej sc->sc_xname, i, dmatimo[i]-1);
575 1.1 cgd dmatimo[i]++;
576 1.1 cgd }
577 1.1 cgd splx(s);
578 1.1 cgd }
579 1.6 thorpej timeout(dmatimeout, sc, 30 * hz);
580 1.1 cgd }
581 1.1 cgd #endif
582