Home | History | Annotate | Line # | Download | only in dev
dma.c revision 1.25.8.1
      1  1.25.8.1  jdolecek /*	$NetBSD: dma.c,v 1.25.8.1 2002/06/23 17:36:06 jdolecek Exp $	*/
      2      1.20   thorpej 
      3      1.20   thorpej /*-
      4      1.20   thorpej  * Copyright (c) 1996, 1997 The NetBSD Foundation, Inc.
      5      1.20   thorpej  * All rights reserved.
      6      1.20   thorpej  *
      7      1.20   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8      1.20   thorpej  * by Jason R. Thorpe.
      9      1.20   thorpej  *
     10      1.20   thorpej  * Redistribution and use in source and binary forms, with or without
     11      1.20   thorpej  * modification, are permitted provided that the following conditions
     12      1.20   thorpej  * are met:
     13      1.20   thorpej  * 1. Redistributions of source code must retain the above copyright
     14      1.20   thorpej  *    notice, this list of conditions and the following disclaimer.
     15      1.20   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.20   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17      1.20   thorpej  *    documentation and/or other materials provided with the distribution.
     18      1.20   thorpej  * 3. All advertising materials mentioning features or use of this software
     19      1.20   thorpej  *    must display the following acknowledgement:
     20      1.20   thorpej  *	This product includes software developed by the NetBSD
     21      1.20   thorpej  *	Foundation, Inc. and its contributors.
     22      1.20   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.20   thorpej  *    contributors may be used to endorse or promote products derived
     24      1.20   thorpej  *    from this software without specific prior written permission.
     25      1.20   thorpej  *
     26      1.20   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.20   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.20   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.20   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.20   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.20   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.20   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.20   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.20   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.20   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.20   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37      1.20   thorpej  */
     38       1.5       cgd 
     39       1.1       cgd /*
     40       1.4   mycroft  * Copyright (c) 1982, 1990, 1993
     41       1.4   mycroft  *	The Regents of the University of California.  All rights reserved.
     42       1.1       cgd  *
     43       1.1       cgd  * Redistribution and use in source and binary forms, with or without
     44       1.1       cgd  * modification, are permitted provided that the following conditions
     45       1.1       cgd  * are met:
     46       1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     47       1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     48       1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     49       1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     50       1.1       cgd  *    documentation and/or other materials provided with the distribution.
     51       1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     52       1.1       cgd  *    must display the following acknowledgement:
     53       1.1       cgd  *	This product includes software developed by the University of
     54       1.1       cgd  *	California, Berkeley and its contributors.
     55       1.1       cgd  * 4. Neither the name of the University nor the names of its contributors
     56       1.1       cgd  *    may be used to endorse or promote products derived from this software
     57       1.1       cgd  *    without specific prior written permission.
     58       1.1       cgd  *
     59       1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     60       1.1       cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     61       1.1       cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     62       1.1       cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     63       1.1       cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     64       1.1       cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     65       1.1       cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     66       1.1       cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     67       1.1       cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     68       1.1       cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     69       1.1       cgd  * SUCH DAMAGE.
     70       1.1       cgd  *
     71       1.5       cgd  *	@(#)dma.c	8.1 (Berkeley) 6/10/93
     72       1.1       cgd  */
     73       1.1       cgd 
     74       1.1       cgd /*
     75       1.1       cgd  * DMA driver
     76       1.1       cgd  */
     77  1.25.8.1  jdolecek 
     78  1.25.8.1  jdolecek #include <sys/cdefs.h>
     79  1.25.8.1  jdolecek __KERNEL_RCSID(0, "$NetBSD: dma.c,v 1.25.8.1 2002/06/23 17:36:06 jdolecek Exp $");
     80       1.1       cgd 
     81      1.18   thorpej #include <machine/hp300spu.h>	/* XXX param.h includes cpu.h */
     82      1.18   thorpej 
     83       1.4   mycroft #include <sys/param.h>
     84       1.4   mycroft #include <sys/systm.h>
     85      1.25   thorpej #include <sys/callout.h>
     86       1.4   mycroft #include <sys/time.h>
     87       1.4   mycroft #include <sys/kernel.h>
     88       1.4   mycroft #include <sys/proc.h>
     89      1.11   thorpej #include <sys/device.h>
     90       1.4   mycroft 
     91      1.14    scottr #include <machine/frame.h>
     92       1.4   mycroft #include <machine/cpu.h>
     93      1.17   thorpej #include <machine/intr.h>
     94       1.4   mycroft 
     95       1.4   mycroft #include <hp300/dev/dmareg.h>
     96       1.4   mycroft #include <hp300/dev/dmavar.h>
     97       1.1       cgd 
     98       1.1       cgd /*
     99       1.1       cgd  * The largest single request will be MAXPHYS bytes which will require
    100       1.1       cgd  * at most MAXPHYS/NBPG+1 chain elements to describe, i.e. if none of
    101       1.1       cgd  * the buffer pages are physically contiguous (MAXPHYS/NBPG) and the
    102       1.1       cgd  * buffer is not page aligned (+1).
    103       1.1       cgd  */
    104       1.1       cgd #define	DMAMAXIO	(MAXPHYS/NBPG+1)
    105       1.1       cgd 
    106      1.19   thorpej struct dma_chain {
    107       1.1       cgd 	int	dc_count;
    108       1.1       cgd 	char	*dc_addr;
    109       1.1       cgd };
    110       1.1       cgd 
    111      1.19   thorpej struct dma_channel {
    112      1.11   thorpej 	struct	dmaqueue *dm_job;		/* current job */
    113       1.6   thorpej 	struct	dmadevice *dm_hwaddr;		/* registers if DMA_C */
    114       1.6   thorpej 	struct	dmaBdevice *dm_Bhwaddr;		/* registers if not DMA_C */
    115       1.6   thorpej 	char	dm_flags;			/* misc. flags */
    116       1.6   thorpej 	u_short	dm_cmd;				/* DMA controller command */
    117      1.11   thorpej 	int	dm_cur;				/* current segment */
    118      1.11   thorpej 	int	dm_last;			/* last segment */
    119       1.6   thorpej 	struct	dma_chain dm_chain[DMAMAXIO];	/* all segments */
    120       1.6   thorpej };
    121       1.6   thorpej 
    122      1.19   thorpej struct dma_softc {
    123       1.6   thorpej 	struct	dmareg *sc_dmareg;		/* pointer to our hardware */
    124       1.6   thorpej 	struct	dma_channel sc_chan[NDMACHAN];	/* 2 channels */
    125      1.11   thorpej 	TAILQ_HEAD(, dmaqueue) sc_queue;	/* job queue */
    126      1.25   thorpej 	struct	callout sc_debug_ch;
    127       1.6   thorpej 	char	sc_type;			/* A, B, or C */
    128      1.10   thorpej 	int	sc_ipl;				/* our interrupt level */
    129      1.10   thorpej 	void	*sc_ih;				/* interrupt cookie */
    130      1.19   thorpej } dma_softc;
    131       1.1       cgd 
    132       1.1       cgd /* types */
    133       1.1       cgd #define	DMA_B	0
    134       1.1       cgd #define DMA_C	1
    135       1.1       cgd 
    136       1.1       cgd /* flags */
    137       1.1       cgd #define DMAF_PCFLUSH	0x01
    138       1.1       cgd #define DMAF_VCFLUSH	0x02
    139       1.1       cgd #define DMAF_NOINTR	0x04
    140       1.1       cgd 
    141       1.7   thorpej int	dmaintr __P((void *));
    142       1.1       cgd 
    143       1.1       cgd #ifdef DEBUG
    144       1.1       cgd int	dmadebug = 0;
    145       1.1       cgd #define DDB_WORD	0x01	/* same as DMAGO_WORD */
    146       1.1       cgd #define DDB_LWORD	0x02	/* same as DMAGO_LWORD */
    147       1.1       cgd #define	DDB_FOLLOW	0x04
    148       1.1       cgd #define DDB_IO		0x08
    149       1.1       cgd 
    150       1.3   mycroft void	dmatimeout __P((void *));
    151       1.6   thorpej int	dmatimo[NDMACHAN];
    152       1.1       cgd 
    153       1.6   thorpej long	dmahits[NDMACHAN];
    154       1.6   thorpej long	dmamisses[NDMACHAN];
    155       1.6   thorpej long	dmabyte[NDMACHAN];
    156       1.6   thorpej long	dmaword[NDMACHAN];
    157       1.6   thorpej long	dmalword[NDMACHAN];
    158       1.1       cgd #endif
    159       1.1       cgd 
    160      1.19   thorpej /*
    161      1.19   thorpej  * Initialize the DMA engine, called by dioattach()
    162      1.19   thorpej  */
    163       1.1       cgd void
    164       1.1       cgd dmainit()
    165       1.1       cgd {
    166      1.19   thorpej 	struct dma_softc *sc = &dma_softc;
    167       1.6   thorpej 	struct dmareg *dma;
    168       1.6   thorpej 	struct dma_channel *dc;
    169       1.6   thorpej 	int i;
    170       1.1       cgd 	char rev;
    171       1.1       cgd 
    172       1.6   thorpej 	/* There's just one. */
    173       1.6   thorpej 	sc->sc_dmareg = (struct dmareg *)DMA_BASE;
    174       1.6   thorpej 	dma = sc->sc_dmareg;
    175       1.6   thorpej 
    176       1.1       cgd 	/*
    177       1.6   thorpej 	 * Determine the DMA type.  A DMA_A or DMA_B will fail the
    178       1.6   thorpej 	 * following probe.
    179       1.6   thorpej 	 *
    180       1.6   thorpej 	 * XXX Don't know how to easily differentiate the A and B cards,
    181       1.1       cgd 	 * so we just hope nobody has an A card (A cards will work if
    182      1.10   thorpej 	 * splbio works out to ipl 3).
    183       1.1       cgd 	 */
    184       1.6   thorpej 	if (badbaddr((char *)&dma->dma_id[2])) {
    185       1.1       cgd 		rev = 'B';
    186       1.1       cgd #if !defined(HP320)
    187       1.1       cgd 		panic("dmainit: DMA card requires hp320 support");
    188       1.1       cgd #endif
    189       1.6   thorpej 	} else
    190       1.6   thorpej 		rev = dma->dma_id[2];
    191       1.6   thorpej 
    192       1.6   thorpej 	sc->sc_type = (rev == 'B') ? DMA_B : DMA_C;
    193       1.1       cgd 
    194      1.11   thorpej 	TAILQ_INIT(&sc->sc_queue);
    195      1.25   thorpej 	callout_init(&sc->sc_debug_ch);
    196      1.11   thorpej 
    197       1.6   thorpej 	for (i = 0; i < NDMACHAN; i++) {
    198       1.6   thorpej 		dc = &sc->sc_chan[i];
    199      1.11   thorpej 		dc->dm_job = NULL;
    200       1.6   thorpej 		switch (i) {
    201       1.6   thorpej 		case 0:
    202       1.6   thorpej 			dc->dm_hwaddr = &dma->dma_chan0;
    203       1.6   thorpej 			dc->dm_Bhwaddr = &dma->dma_Bchan0;
    204       1.6   thorpej 			break;
    205       1.6   thorpej 
    206       1.6   thorpej 		case 1:
    207       1.6   thorpej 			dc->dm_hwaddr = &dma->dma_chan1;
    208       1.6   thorpej 			dc->dm_Bhwaddr = &dma->dma_Bchan1;
    209       1.6   thorpej 			break;
    210       1.6   thorpej 
    211       1.6   thorpej 		default:
    212       1.6   thorpej 			panic("dmainit: more than 2 channels?");
    213       1.6   thorpej 			/* NOTREACHED */
    214       1.6   thorpej 		}
    215       1.1       cgd 	}
    216      1.11   thorpej 
    217       1.1       cgd #ifdef DEBUG
    218       1.1       cgd 	/* make sure timeout is really not needed */
    219      1.25   thorpej 	callout_reset(&sc->sc_debug_ch, 30 * hz, dmatimeout, sc);
    220       1.1       cgd #endif
    221       1.1       cgd 
    222      1.19   thorpej 	printf("98620%c, 2 channels, %d bit DMA\n",
    223      1.19   thorpej 	    rev, (rev == 'B') ? 16 : 32);
    224       1.7   thorpej 
    225      1.10   thorpej 	/*
    226      1.10   thorpej 	 * Defer hooking up our interrupt until the first
    227      1.10   thorpej 	 * DMA-using controller has hooked up theirs.
    228      1.10   thorpej 	 */
    229      1.10   thorpej 	sc->sc_ih = NULL;
    230      1.10   thorpej }
    231      1.10   thorpej 
    232      1.10   thorpej /*
    233      1.10   thorpej  * Compute the ipl and (re)establish the interrupt handler
    234      1.10   thorpej  * for the DMA controller.
    235      1.10   thorpej  */
    236      1.10   thorpej void
    237      1.10   thorpej dmacomputeipl()
    238      1.10   thorpej {
    239      1.19   thorpej 	struct dma_softc *sc = &dma_softc;
    240      1.10   thorpej 
    241      1.10   thorpej 	if (sc->sc_ih != NULL)
    242      1.17   thorpej 		intr_disestablish(sc->sc_ih);
    243      1.10   thorpej 
    244      1.10   thorpej 	/*
    245      1.10   thorpej 	 * Our interrupt level must be as high as the highest
    246      1.10   thorpej 	 * device using DMA (i.e. splbio).
    247      1.10   thorpej 	 */
    248      1.24   thorpej 	sc->sc_ipl = PSLTOIPL(hp300_ipls[HP300_IPL_BIO]);
    249      1.17   thorpej 	sc->sc_ih = intr_establish(dmaintr, sc, sc->sc_ipl, IPL_BIO);
    250       1.1       cgd }
    251       1.1       cgd 
    252       1.1       cgd int
    253       1.1       cgd dmareq(dq)
    254      1.11   thorpej 	struct dmaqueue *dq;
    255       1.1       cgd {
    256      1.19   thorpej 	struct dma_softc *sc = &dma_softc;
    257      1.11   thorpej 	int i, chan, s;
    258      1.11   thorpej 
    259      1.11   thorpej #if 1
    260      1.11   thorpej 	s = splhigh();	/* XXXthorpej */
    261      1.11   thorpej #else
    262      1.11   thorpej 	s = splbio();
    263      1.11   thorpej #endif
    264      1.11   thorpej 
    265      1.11   thorpej 	chan = dq->dq_chan;
    266      1.11   thorpej 	for (i = NDMACHAN - 1; i >= 0; i--) {
    267      1.11   thorpej 		/*
    268      1.11   thorpej 		 * Can we use this channel?
    269      1.11   thorpej 		 */
    270       1.1       cgd 		if ((chan & (1 << i)) == 0)
    271       1.1       cgd 			continue;
    272      1.11   thorpej 
    273      1.11   thorpej 		/*
    274      1.11   thorpej 		 * We can use it; is it busy?
    275      1.11   thorpej 		 */
    276      1.11   thorpej 		if (sc->sc_chan[i].dm_job != NULL)
    277       1.1       cgd 			continue;
    278      1.11   thorpej 
    279      1.11   thorpej 		/*
    280      1.11   thorpej 		 * Not busy; give the caller this channel.
    281      1.11   thorpej 		 */
    282      1.11   thorpej 		sc->sc_chan[i].dm_job = dq;
    283      1.11   thorpej 		dq->dq_chan = i;
    284       1.1       cgd 		splx(s);
    285      1.11   thorpej 		return (1);
    286       1.1       cgd 	}
    287      1.11   thorpej 
    288      1.11   thorpej 	/*
    289      1.11   thorpej 	 * Couldn't get a channel now; put this in the queue.
    290      1.11   thorpej 	 */
    291      1.11   thorpej 	TAILQ_INSERT_TAIL(&sc->sc_queue, dq, dq_list);
    292       1.1       cgd 	splx(s);
    293      1.11   thorpej 	return (0);
    294       1.1       cgd }
    295       1.1       cgd 
    296       1.1       cgd void
    297       1.1       cgd dmafree(dq)
    298      1.11   thorpej 	struct dmaqueue *dq;
    299       1.1       cgd {
    300      1.11   thorpej 	int unit = dq->dq_chan;
    301      1.19   thorpej 	struct dma_softc *sc = &dma_softc;
    302      1.11   thorpej 	struct dma_channel *dc = &sc->sc_chan[unit];
    303      1.11   thorpej 	struct dmaqueue *dn;
    304      1.11   thorpej 	int chan, s;
    305      1.11   thorpej 
    306      1.11   thorpej #if 1
    307      1.11   thorpej 	s = splhigh();	/* XXXthorpej */
    308      1.11   thorpej #else
    309      1.11   thorpej 	s = splbio();
    310      1.11   thorpej #endif
    311       1.1       cgd 
    312       1.1       cgd #ifdef DEBUG
    313       1.1       cgd 	dmatimo[unit] = 0;
    314       1.1       cgd #endif
    315      1.11   thorpej 
    316       1.1       cgd 	DMA_CLEAR(dc);
    317      1.18   thorpej 
    318      1.18   thorpej #if defined(CACHE_HAVE_PAC) || defined(M68040)
    319       1.1       cgd 	/*
    320       1.1       cgd 	 * XXX we may not always go thru the flush code in dmastop()
    321       1.1       cgd 	 */
    322       1.6   thorpej 	if (dc->dm_flags & DMAF_PCFLUSH) {
    323       1.1       cgd 		PCIA();
    324       1.6   thorpej 		dc->dm_flags &= ~DMAF_PCFLUSH;
    325       1.1       cgd 	}
    326       1.1       cgd #endif
    327      1.18   thorpej 
    328      1.18   thorpej #if defined(CACHE_HAVE_VAC)
    329       1.6   thorpej 	if (dc->dm_flags & DMAF_VCFLUSH) {
    330       1.1       cgd 		/*
    331       1.1       cgd 		 * 320/350s have VACs that may also need flushing.
    332       1.1       cgd 		 * In our case we only flush the supervisor side
    333       1.1       cgd 		 * because we know that if we are DMAing to user
    334       1.1       cgd 		 * space, the physical pages will also be mapped
    335       1.1       cgd 		 * in kernel space (via vmapbuf) and hence cache-
    336       1.1       cgd 		 * inhibited by the pmap module due to the multiple
    337       1.1       cgd 		 * mapping.
    338       1.1       cgd 		 */
    339       1.1       cgd 		DCIS();
    340       1.6   thorpej 		dc->dm_flags &= ~DMAF_VCFLUSH;
    341       1.1       cgd 	}
    342       1.1       cgd #endif
    343      1.18   thorpej 
    344      1.11   thorpej 	/*
    345      1.11   thorpej 	 * Channel is now free.  Look for another job to run on this
    346      1.11   thorpej 	 * channel.
    347      1.11   thorpej 	 */
    348      1.11   thorpej 	dc->dm_job = NULL;
    349       1.1       cgd 	chan = 1 << unit;
    350      1.11   thorpej 	for (dn = sc->sc_queue.tqh_first; dn != NULL;
    351      1.11   thorpej 	    dn = dn->dq_list.tqe_next) {
    352      1.11   thorpej 		if (dn->dq_chan & chan) {
    353      1.11   thorpej 			/* Found one... */
    354      1.11   thorpej 			TAILQ_REMOVE(&sc->sc_queue, dn, dq_list);
    355      1.11   thorpej 			dc->dm_job = dn;
    356      1.11   thorpej 			dn->dq_chan = dq->dq_chan;
    357       1.1       cgd 			splx(s);
    358      1.11   thorpej 
    359      1.11   thorpej 			/* Start the initiator. */
    360      1.11   thorpej 			(*dn->dq_start)(dn->dq_softc);
    361       1.1       cgd 			return;
    362       1.1       cgd 		}
    363       1.1       cgd 	}
    364       1.1       cgd 	splx(s);
    365       1.1       cgd }
    366       1.1       cgd 
    367       1.1       cgd void
    368       1.1       cgd dmago(unit, addr, count, flags)
    369       1.1       cgd 	int unit;
    370      1.13    scottr 	char *addr;
    371      1.13    scottr 	int count;
    372      1.13    scottr 	int flags;
    373       1.1       cgd {
    374      1.19   thorpej 	struct dma_softc *sc = &dma_softc;
    375      1.13    scottr 	struct dma_channel *dc = &sc->sc_chan[unit];
    376      1.13    scottr 	char *dmaend = NULL;
    377      1.13    scottr 	int seg, tcount;
    378       1.1       cgd 
    379       1.1       cgd 	if (count > MAXPHYS)
    380       1.1       cgd 		panic("dmago: count > MAXPHYS");
    381      1.18   thorpej 
    382       1.1       cgd #if defined(HP320)
    383       1.6   thorpej 	if (sc->sc_type == DMA_B && (flags & DMAGO_LWORD))
    384       1.1       cgd 		panic("dmago: no can do 32-bit DMA");
    385       1.1       cgd #endif
    386      1.18   thorpej 
    387       1.1       cgd #ifdef DEBUG
    388       1.1       cgd 	if (dmadebug & DDB_FOLLOW)
    389      1.15    scottr 		printf("dmago(%d, %p, %x, %x)\n",
    390       1.1       cgd 		       unit, addr, count, flags);
    391       1.1       cgd 	if (flags & DMAGO_LWORD)
    392       1.1       cgd 		dmalword[unit]++;
    393       1.1       cgd 	else if (flags & DMAGO_WORD)
    394       1.1       cgd 		dmaword[unit]++;
    395       1.1       cgd 	else
    396       1.1       cgd 		dmabyte[unit]++;
    397       1.1       cgd #endif
    398       1.1       cgd 	/*
    399       1.1       cgd 	 * Build the DMA chain
    400       1.1       cgd 	 */
    401      1.11   thorpej 	for (seg = 0; count > 0; seg++) {
    402      1.11   thorpej 		dc->dm_chain[seg].dc_addr = (char *) kvtop(addr);
    403      1.18   thorpej #if defined(M68040)
    404       1.4   mycroft 		/*
    405       1.4   mycroft 		 * Push back dirty cache lines
    406       1.4   mycroft 		 */
    407       1.4   mycroft 		if (mmutype == MMU_68040)
    408      1.23    kleink 			DCFP((paddr_t)dc->dm_chain[seg].dc_addr);
    409       1.4   mycroft #endif
    410       1.1       cgd 		if (count < (tcount = NBPG - ((int)addr & PGOFSET)))
    411       1.1       cgd 			tcount = count;
    412      1.11   thorpej 		dc->dm_chain[seg].dc_count = tcount;
    413       1.1       cgd 		addr += tcount;
    414       1.1       cgd 		count -= tcount;
    415       1.1       cgd 		if (flags & DMAGO_LWORD)
    416       1.1       cgd 			tcount >>= 2;
    417       1.1       cgd 		else if (flags & DMAGO_WORD)
    418       1.1       cgd 			tcount >>= 1;
    419      1.11   thorpej 
    420      1.11   thorpej 		/*
    421      1.11   thorpej 		 * Try to compact the DMA transfer if the pages are adjacent.
    422      1.11   thorpej 		 * Note: this will never happen on the first iteration.
    423      1.11   thorpej 		 */
    424      1.11   thorpej 		if (dc->dm_chain[seg].dc_addr == dmaend
    425       1.1       cgd #if defined(HP320)
    426       1.1       cgd 		    /* only 16-bit count on 98620B */
    427       1.6   thorpej 		    && (sc->sc_type != DMA_B ||
    428      1.11   thorpej 			dc->dm_chain[seg - 1].dc_count + tcount <= 65536)
    429       1.1       cgd #endif
    430       1.1       cgd 		) {
    431       1.1       cgd #ifdef DEBUG
    432       1.1       cgd 			dmahits[unit]++;
    433       1.1       cgd #endif
    434      1.11   thorpej 			dmaend += dc->dm_chain[seg].dc_count;
    435      1.11   thorpej 			dc->dm_chain[--seg].dc_count += tcount;
    436       1.1       cgd 		} else {
    437       1.1       cgd #ifdef DEBUG
    438       1.1       cgd 			dmamisses[unit]++;
    439       1.1       cgd #endif
    440      1.11   thorpej 			dmaend = dc->dm_chain[seg].dc_addr +
    441      1.11   thorpej 			    dc->dm_chain[seg].dc_count;
    442      1.11   thorpej 			dc->dm_chain[seg].dc_count = tcount;
    443       1.1       cgd 		}
    444       1.1       cgd 	}
    445      1.11   thorpej 	dc->dm_cur = 0;
    446      1.11   thorpej 	dc->dm_last = --seg;
    447       1.6   thorpej 	dc->dm_flags = 0;
    448       1.1       cgd 	/*
    449       1.1       cgd 	 * Set up the command word based on flags
    450       1.1       cgd 	 */
    451      1.10   thorpej 	dc->dm_cmd = DMA_ENAB | DMA_IPL(sc->sc_ipl) | DMA_START;
    452       1.1       cgd 	if ((flags & DMAGO_READ) == 0)
    453       1.6   thorpej 		dc->dm_cmd |= DMA_WRT;
    454       1.1       cgd 	if (flags & DMAGO_LWORD)
    455       1.6   thorpej 		dc->dm_cmd |= DMA_LWORD;
    456       1.1       cgd 	else if (flags & DMAGO_WORD)
    457       1.6   thorpej 		dc->dm_cmd |= DMA_WORD;
    458       1.1       cgd 	if (flags & DMAGO_PRI)
    459       1.6   thorpej 		dc->dm_cmd |= DMA_PRI;
    460      1.18   thorpej 
    461      1.18   thorpej #if defined(M68040)
    462       1.4   mycroft 	/*
    463       1.4   mycroft 	 * On the 68040 we need to flush (push) the data cache before a
    464       1.4   mycroft 	 * DMA (already done above) and flush again after DMA completes.
    465       1.4   mycroft 	 * In theory we should only need to flush prior to a write DMA
    466       1.4   mycroft 	 * and purge after a read DMA but if the entire page is not
    467       1.4   mycroft 	 * involved in the DMA we might purge some valid data.
    468       1.4   mycroft 	 */
    469       1.4   mycroft 	if (mmutype == MMU_68040 && (flags & DMAGO_READ))
    470       1.6   thorpej 		dc->dm_flags |= DMAF_PCFLUSH;
    471       1.4   mycroft #endif
    472      1.18   thorpej 
    473      1.18   thorpej #if defined(CACHE_HAVE_PAC)
    474       1.1       cgd 	/*
    475       1.1       cgd 	 * Remember if we need to flush external physical cache when
    476       1.1       cgd 	 * DMA is done.  We only do this if we are reading (writing memory).
    477       1.1       cgd 	 */
    478       1.1       cgd 	if (ectype == EC_PHYS && (flags & DMAGO_READ))
    479       1.6   thorpej 		dc->dm_flags |= DMAF_PCFLUSH;
    480       1.1       cgd #endif
    481      1.18   thorpej 
    482      1.18   thorpej #if defined(CACHE_HAVE_VAC)
    483       1.1       cgd 	if (ectype == EC_VIRT && (flags & DMAGO_READ))
    484       1.6   thorpej 		dc->dm_flags |= DMAF_VCFLUSH;
    485       1.1       cgd #endif
    486      1.18   thorpej 
    487       1.1       cgd 	/*
    488       1.1       cgd 	 * Remember if we can skip the dma completion interrupt on
    489       1.1       cgd 	 * the last segment in the chain.
    490       1.1       cgd 	 */
    491       1.1       cgd 	if (flags & DMAGO_NOINT) {
    492       1.6   thorpej 		if (dc->dm_cur == dc->dm_last)
    493       1.6   thorpej 			dc->dm_cmd &= ~DMA_ENAB;
    494       1.1       cgd 		else
    495       1.6   thorpej 			dc->dm_flags |= DMAF_NOINTR;
    496       1.1       cgd 	}
    497       1.1       cgd #ifdef DEBUG
    498      1.11   thorpej 	if (dmadebug & DDB_IO) {
    499      1.15    scottr 		if (((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD)) ||
    500      1.15    scottr 		    ((dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD))) {
    501       1.9  christos 			printf("dmago: cmd %x, flags %x\n",
    502       1.6   thorpej 			       dc->dm_cmd, dc->dm_flags);
    503      1.11   thorpej 			for (seg = 0; seg <= dc->dm_last; seg++)
    504      1.15    scottr 				printf("  %d: %d@%p\n", seg,
    505      1.11   thorpej 				    dc->dm_chain[seg].dc_count,
    506      1.11   thorpej 				    dc->dm_chain[seg].dc_addr);
    507       1.1       cgd 		}
    508      1.11   thorpej 	}
    509       1.1       cgd 	dmatimo[unit] = 1;
    510       1.1       cgd #endif
    511      1.19   thorpej 	DMA_ARM(sc, dc);
    512       1.1       cgd }
    513       1.1       cgd 
    514       1.1       cgd void
    515       1.1       cgd dmastop(unit)
    516      1.13    scottr 	int unit;
    517       1.1       cgd {
    518      1.19   thorpej 	struct dma_softc *sc = &dma_softc;
    519      1.13    scottr 	struct dma_channel *dc = &sc->sc_chan[unit];
    520       1.1       cgd 
    521       1.1       cgd #ifdef DEBUG
    522       1.1       cgd 	if (dmadebug & DDB_FOLLOW)
    523       1.9  christos 		printf("dmastop(%d)\n", unit);
    524       1.1       cgd 	dmatimo[unit] = 0;
    525       1.1       cgd #endif
    526       1.1       cgd 	DMA_CLEAR(dc);
    527      1.18   thorpej 
    528      1.18   thorpej #if defined(CACHE_HAVE_PAC) || defined(M68040)
    529       1.6   thorpej 	if (dc->dm_flags & DMAF_PCFLUSH) {
    530       1.1       cgd 		PCIA();
    531       1.6   thorpej 		dc->dm_flags &= ~DMAF_PCFLUSH;
    532       1.1       cgd 	}
    533       1.1       cgd #endif
    534      1.18   thorpej 
    535      1.18   thorpej #if defined(CACHE_HAVE_VAC)
    536       1.6   thorpej 	if (dc->dm_flags & DMAF_VCFLUSH) {
    537       1.1       cgd 		/*
    538       1.1       cgd 		 * 320/350s have VACs that may also need flushing.
    539       1.1       cgd 		 * In our case we only flush the supervisor side
    540       1.1       cgd 		 * because we know that if we are DMAing to user
    541       1.1       cgd 		 * space, the physical pages will also be mapped
    542       1.1       cgd 		 * in kernel space (via vmapbuf) and hence cache-
    543       1.1       cgd 		 * inhibited by the pmap module due to the multiple
    544       1.1       cgd 		 * mapping.
    545       1.1       cgd 		 */
    546       1.1       cgd 		DCIS();
    547       1.6   thorpej 		dc->dm_flags &= ~DMAF_VCFLUSH;
    548       1.1       cgd 	}
    549       1.1       cgd #endif
    550      1.18   thorpej 
    551       1.1       cgd 	/*
    552       1.1       cgd 	 * We may get this interrupt after a device service routine
    553       1.1       cgd 	 * has freed the dma channel.  So, ignore the intr if there's
    554       1.1       cgd 	 * nothing on the queue.
    555       1.1       cgd 	 */
    556      1.11   thorpej 	if (dc->dm_job != NULL)
    557      1.11   thorpej 		(*dc->dm_job->dq_done)(dc->dm_job->dq_softc);
    558       1.1       cgd }
    559       1.1       cgd 
    560       1.1       cgd int
    561       1.7   thorpej dmaintr(arg)
    562       1.7   thorpej 	void *arg;
    563       1.1       cgd {
    564       1.7   thorpej 	struct dma_softc *sc = arg;
    565      1.13    scottr 	struct dma_channel *dc;
    566      1.13    scottr 	int i, stat;
    567       1.1       cgd 	int found = 0;
    568       1.1       cgd 
    569       1.1       cgd #ifdef DEBUG
    570       1.1       cgd 	if (dmadebug & DDB_FOLLOW)
    571       1.9  christos 		printf("dmaintr\n");
    572       1.1       cgd #endif
    573       1.6   thorpej 	for (i = 0; i < NDMACHAN; i++) {
    574       1.6   thorpej 		dc = &sc->sc_chan[i];
    575       1.1       cgd 		stat = DMA_STAT(dc);
    576       1.1       cgd 		if ((stat & DMA_INTR) == 0)
    577       1.1       cgd 			continue;
    578       1.1       cgd 		found++;
    579       1.1       cgd #ifdef DEBUG
    580       1.1       cgd 		if (dmadebug & DDB_IO) {
    581      1.15    scottr 			if (((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD)) ||
    582      1.15    scottr 			    ((dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD)))
    583      1.11   thorpej 			  printf("dmaintr: flags %x unit %d stat %x next %d\n",
    584      1.11   thorpej 			   dc->dm_flags, i, stat, dc->dm_cur + 1);
    585       1.1       cgd 		}
    586       1.1       cgd 		if (stat & DMA_ARMED)
    587      1.19   thorpej 			printf("dma channel %d: intr when armed\n", i);
    588       1.1       cgd #endif
    589      1.11   thorpej 		/*
    590      1.11   thorpej 		 * Load the next segemnt, or finish up if we're done.
    591      1.11   thorpej 		 */
    592      1.11   thorpej 		dc->dm_cur++;
    593      1.11   thorpej 		if (dc->dm_cur <= dc->dm_last) {
    594       1.1       cgd #ifdef DEBUG
    595       1.1       cgd 			dmatimo[i] = 1;
    596       1.1       cgd #endif
    597       1.1       cgd 			/*
    598      1.11   thorpej 			 * If we're the last segment, disable the
    599      1.11   thorpej 			 * completion interrupt, if necessary.
    600       1.1       cgd 			 */
    601       1.6   thorpej 			if (dc->dm_cur == dc->dm_last &&
    602       1.6   thorpej 			    (dc->dm_flags & DMAF_NOINTR))
    603       1.6   thorpej 				dc->dm_cmd &= ~DMA_ENAB;
    604       1.1       cgd 			DMA_CLEAR(dc);
    605      1.19   thorpej 			DMA_ARM(sc, dc);
    606       1.1       cgd 		} else
    607       1.1       cgd 			dmastop(i);
    608       1.1       cgd 	}
    609       1.1       cgd 	return(found);
    610       1.1       cgd }
    611       1.1       cgd 
    612       1.1       cgd #ifdef DEBUG
    613       1.1       cgd void
    614       1.3   mycroft dmatimeout(arg)
    615       1.3   mycroft 	void *arg;
    616       1.1       cgd {
    617      1.13    scottr 	int i, s;
    618       1.6   thorpej 	struct dma_softc *sc = arg;
    619       1.1       cgd 
    620       1.6   thorpej 	for (i = 0; i < NDMACHAN; i++) {
    621       1.1       cgd 		s = splbio();
    622       1.1       cgd 		if (dmatimo[i]) {
    623       1.1       cgd 			if (dmatimo[i] > 1)
    624      1.19   thorpej 				printf("dma channel %d timeout #%d\n",
    625      1.19   thorpej 				    i, dmatimo[i]-1);
    626       1.1       cgd 			dmatimo[i]++;
    627       1.1       cgd 		}
    628       1.1       cgd 		splx(s);
    629       1.1       cgd 	}
    630      1.25   thorpej 	callout_reset(&sc->sc_debug_ch, 30 * hz, dmatimeout, sc);
    631       1.1       cgd }
    632       1.1       cgd #endif
    633