dma.c revision 1.30 1 1.30 agc /* $NetBSD: dma.c,v 1.30 2003/08/07 16:27:27 agc Exp $ */
2 1.20 thorpej
3 1.20 thorpej /*-
4 1.20 thorpej * Copyright (c) 1996, 1997 The NetBSD Foundation, Inc.
5 1.20 thorpej * All rights reserved.
6 1.20 thorpej *
7 1.20 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.20 thorpej * by Jason R. Thorpe.
9 1.20 thorpej *
10 1.20 thorpej * Redistribution and use in source and binary forms, with or without
11 1.20 thorpej * modification, are permitted provided that the following conditions
12 1.20 thorpej * are met:
13 1.20 thorpej * 1. Redistributions of source code must retain the above copyright
14 1.20 thorpej * notice, this list of conditions and the following disclaimer.
15 1.20 thorpej * 2. Redistributions in binary form must reproduce the above copyright
16 1.20 thorpej * notice, this list of conditions and the following disclaimer in the
17 1.20 thorpej * documentation and/or other materials provided with the distribution.
18 1.20 thorpej * 3. All advertising materials mentioning features or use of this software
19 1.20 thorpej * must display the following acknowledgement:
20 1.20 thorpej * This product includes software developed by the NetBSD
21 1.20 thorpej * Foundation, Inc. and its contributors.
22 1.20 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.20 thorpej * contributors may be used to endorse or promote products derived
24 1.20 thorpej * from this software without specific prior written permission.
25 1.20 thorpej *
26 1.20 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.20 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.20 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.20 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.20 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.20 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.20 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.20 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.20 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.20 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.20 thorpej * POSSIBILITY OF SUCH DAMAGE.
37 1.20 thorpej */
38 1.5 cgd
39 1.1 cgd /*
40 1.4 mycroft * Copyright (c) 1982, 1990, 1993
41 1.4 mycroft * The Regents of the University of California. All rights reserved.
42 1.1 cgd *
43 1.1 cgd * Redistribution and use in source and binary forms, with or without
44 1.1 cgd * modification, are permitted provided that the following conditions
45 1.1 cgd * are met:
46 1.1 cgd * 1. Redistributions of source code must retain the above copyright
47 1.1 cgd * notice, this list of conditions and the following disclaimer.
48 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 cgd * notice, this list of conditions and the following disclaimer in the
50 1.1 cgd * documentation and/or other materials provided with the distribution.
51 1.30 agc * 3. Neither the name of the University nor the names of its contributors
52 1.1 cgd * may be used to endorse or promote products derived from this software
53 1.1 cgd * without specific prior written permission.
54 1.1 cgd *
55 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
56 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
57 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
58 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
59 1.1 cgd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
60 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
61 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
62 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
63 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
64 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
65 1.1 cgd * SUCH DAMAGE.
66 1.1 cgd *
67 1.5 cgd * @(#)dma.c 8.1 (Berkeley) 6/10/93
68 1.1 cgd */
69 1.1 cgd
70 1.1 cgd /*
71 1.1 cgd * DMA driver
72 1.1 cgd */
73 1.26 gmcgarry
74 1.26 gmcgarry #include <sys/cdefs.h>
75 1.30 agc __KERNEL_RCSID(0, "$NetBSD: dma.c,v 1.30 2003/08/07 16:27:27 agc Exp $");
76 1.1 cgd
77 1.18 thorpej #include <machine/hp300spu.h> /* XXX param.h includes cpu.h */
78 1.18 thorpej
79 1.4 mycroft #include <sys/param.h>
80 1.4 mycroft #include <sys/systm.h>
81 1.25 thorpej #include <sys/callout.h>
82 1.28 gmcgarry #include <sys/device.h>
83 1.4 mycroft #include <sys/kernel.h>
84 1.4 mycroft #include <sys/proc.h>
85 1.4 mycroft
86 1.29 thorpej #include <uvm/uvm_extern.h>
87 1.29 thorpej
88 1.28 gmcgarry #include <machine/bus.h>
89 1.28 gmcgarry
90 1.27 chs #include <m68k/cacheops.h>
91 1.4 mycroft
92 1.28 gmcgarry #include <hp300/dev/intiovar.h>
93 1.4 mycroft #include <hp300/dev/dmareg.h>
94 1.4 mycroft #include <hp300/dev/dmavar.h>
95 1.1 cgd
96 1.1 cgd /*
97 1.1 cgd * The largest single request will be MAXPHYS bytes which will require
98 1.29 thorpej * at most MAXPHYS/PAGE_SIZE+1 chain elements to describe, i.e. if none of
99 1.29 thorpej * the buffer pages are physically contiguous (MAXPHYS/PAGE_SIZE) and the
100 1.1 cgd * buffer is not page aligned (+1).
101 1.1 cgd */
102 1.29 thorpej #define DMAMAXIO (MAXPHYS/PAGE_SIZE+1)
103 1.1 cgd
104 1.19 thorpej struct dma_chain {
105 1.1 cgd int dc_count;
106 1.1 cgd char *dc_addr;
107 1.1 cgd };
108 1.1 cgd
109 1.19 thorpej struct dma_channel {
110 1.11 thorpej struct dmaqueue *dm_job; /* current job */
111 1.6 thorpej struct dmadevice *dm_hwaddr; /* registers if DMA_C */
112 1.6 thorpej struct dmaBdevice *dm_Bhwaddr; /* registers if not DMA_C */
113 1.6 thorpej char dm_flags; /* misc. flags */
114 1.6 thorpej u_short dm_cmd; /* DMA controller command */
115 1.11 thorpej int dm_cur; /* current segment */
116 1.11 thorpej int dm_last; /* last segment */
117 1.6 thorpej struct dma_chain dm_chain[DMAMAXIO]; /* all segments */
118 1.6 thorpej };
119 1.6 thorpej
120 1.19 thorpej struct dma_softc {
121 1.28 gmcgarry struct device sc_dev;
122 1.28 gmcgarry bus_space_tag_t sc_bst;
123 1.28 gmcgarry bus_space_handle_t sc_bsh;
124 1.28 gmcgarry
125 1.6 thorpej struct dmareg *sc_dmareg; /* pointer to our hardware */
126 1.6 thorpej struct dma_channel sc_chan[NDMACHAN]; /* 2 channels */
127 1.11 thorpej TAILQ_HEAD(, dmaqueue) sc_queue; /* job queue */
128 1.25 thorpej struct callout sc_debug_ch;
129 1.6 thorpej char sc_type; /* A, B, or C */
130 1.10 thorpej int sc_ipl; /* our interrupt level */
131 1.10 thorpej void *sc_ih; /* interrupt cookie */
132 1.28 gmcgarry };
133 1.1 cgd
134 1.1 cgd /* types */
135 1.1 cgd #define DMA_B 0
136 1.1 cgd #define DMA_C 1
137 1.1 cgd
138 1.1 cgd /* flags */
139 1.1 cgd #define DMAF_PCFLUSH 0x01
140 1.1 cgd #define DMAF_VCFLUSH 0x02
141 1.1 cgd #define DMAF_NOINTR 0x04
142 1.1 cgd
143 1.28 gmcgarry int dmamatch(struct device *, struct cfdata *, void *);
144 1.28 gmcgarry void dmaattach(struct device *, struct device *, void *);
145 1.28 gmcgarry
146 1.28 gmcgarry CFATTACH_DECL(dma, sizeof(struct dma_softc),
147 1.28 gmcgarry dmamatch, dmaattach, NULL, NULL);
148 1.28 gmcgarry
149 1.7 thorpej int dmaintr __P((void *));
150 1.1 cgd
151 1.1 cgd #ifdef DEBUG
152 1.1 cgd int dmadebug = 0;
153 1.1 cgd #define DDB_WORD 0x01 /* same as DMAGO_WORD */
154 1.1 cgd #define DDB_LWORD 0x02 /* same as DMAGO_LWORD */
155 1.1 cgd #define DDB_FOLLOW 0x04
156 1.1 cgd #define DDB_IO 0x08
157 1.1 cgd
158 1.3 mycroft void dmatimeout __P((void *));
159 1.6 thorpej int dmatimo[NDMACHAN];
160 1.1 cgd
161 1.6 thorpej long dmahits[NDMACHAN];
162 1.6 thorpej long dmamisses[NDMACHAN];
163 1.6 thorpej long dmabyte[NDMACHAN];
164 1.6 thorpej long dmaword[NDMACHAN];
165 1.6 thorpej long dmalword[NDMACHAN];
166 1.1 cgd #endif
167 1.1 cgd
168 1.28 gmcgarry static struct dma_softc *dma_softc;
169 1.28 gmcgarry
170 1.28 gmcgarry int
171 1.28 gmcgarry dmamatch(parent, match, aux)
172 1.28 gmcgarry struct device *parent;
173 1.28 gmcgarry struct cfdata *match;
174 1.28 gmcgarry void *aux;
175 1.28 gmcgarry {
176 1.28 gmcgarry struct intio_attach_args *ia = aux;
177 1.28 gmcgarry static int dmafound = 0; /* can only have one */
178 1.28 gmcgarry
179 1.28 gmcgarry if (strcmp("dma", ia->ia_modname) != 0 || dmafound)
180 1.28 gmcgarry return (0);
181 1.28 gmcgarry
182 1.28 gmcgarry dmafound = 1;
183 1.28 gmcgarry return (1);
184 1.28 gmcgarry }
185 1.28 gmcgarry
186 1.28 gmcgarry
187 1.28 gmcgarry
188 1.1 cgd void
189 1.28 gmcgarry dmaattach(parent, self, aux)
190 1.28 gmcgarry struct device *parent, *self;
191 1.28 gmcgarry void *aux;
192 1.1 cgd {
193 1.28 gmcgarry struct dma_softc *sc = (struct dma_softc *)self;
194 1.28 gmcgarry struct intio_attach_args *ia = aux;
195 1.28 gmcgarry struct dma_channel *dc;
196 1.6 thorpej struct dmareg *dma;
197 1.6 thorpej int i;
198 1.1 cgd char rev;
199 1.1 cgd
200 1.6 thorpej /* There's just one. */
201 1.28 gmcgarry dma_softc = sc;
202 1.28 gmcgarry
203 1.28 gmcgarry sc->sc_bst = ia->ia_bst;
204 1.28 gmcgarry if (bus_space_map(sc->sc_bst, ia->ia_iobase, INTIO_DEVSIZE, 0,
205 1.28 gmcgarry &sc->sc_bsh)) {
206 1.28 gmcgarry printf("%s: can't map registers\n", sc->sc_dev.dv_xname);
207 1.28 gmcgarry return;
208 1.28 gmcgarry }
209 1.28 gmcgarry
210 1.28 gmcgarry dma = (struct dmareg *)bus_space_vaddr(sc->sc_bst, sc->sc_bsh);
211 1.28 gmcgarry sc->sc_dmareg = dma;
212 1.6 thorpej
213 1.1 cgd /*
214 1.6 thorpej * Determine the DMA type. A DMA_A or DMA_B will fail the
215 1.6 thorpej * following probe.
216 1.6 thorpej *
217 1.6 thorpej * XXX Don't know how to easily differentiate the A and B cards,
218 1.1 cgd * so we just hope nobody has an A card (A cards will work if
219 1.10 thorpej * splbio works out to ipl 3).
220 1.1 cgd */
221 1.6 thorpej if (badbaddr((char *)&dma->dma_id[2])) {
222 1.1 cgd rev = 'B';
223 1.1 cgd #if !defined(HP320)
224 1.1 cgd panic("dmainit: DMA card requires hp320 support");
225 1.1 cgd #endif
226 1.6 thorpej } else
227 1.6 thorpej rev = dma->dma_id[2];
228 1.6 thorpej
229 1.6 thorpej sc->sc_type = (rev == 'B') ? DMA_B : DMA_C;
230 1.1 cgd
231 1.11 thorpej TAILQ_INIT(&sc->sc_queue);
232 1.25 thorpej callout_init(&sc->sc_debug_ch);
233 1.11 thorpej
234 1.6 thorpej for (i = 0; i < NDMACHAN; i++) {
235 1.6 thorpej dc = &sc->sc_chan[i];
236 1.11 thorpej dc->dm_job = NULL;
237 1.6 thorpej switch (i) {
238 1.6 thorpej case 0:
239 1.6 thorpej dc->dm_hwaddr = &dma->dma_chan0;
240 1.6 thorpej dc->dm_Bhwaddr = &dma->dma_Bchan0;
241 1.6 thorpej break;
242 1.6 thorpej
243 1.6 thorpej case 1:
244 1.6 thorpej dc->dm_hwaddr = &dma->dma_chan1;
245 1.6 thorpej dc->dm_Bhwaddr = &dma->dma_Bchan1;
246 1.6 thorpej break;
247 1.6 thorpej
248 1.6 thorpej default:
249 1.6 thorpej panic("dmainit: more than 2 channels?");
250 1.6 thorpej /* NOTREACHED */
251 1.6 thorpej }
252 1.1 cgd }
253 1.11 thorpej
254 1.1 cgd #ifdef DEBUG
255 1.1 cgd /* make sure timeout is really not needed */
256 1.25 thorpej callout_reset(&sc->sc_debug_ch, 30 * hz, dmatimeout, sc);
257 1.1 cgd #endif
258 1.1 cgd
259 1.28 gmcgarry printf(": 98620%c, 2 channels, %d-bit DMA\n",
260 1.19 thorpej rev, (rev == 'B') ? 16 : 32);
261 1.7 thorpej
262 1.10 thorpej /*
263 1.10 thorpej * Defer hooking up our interrupt until the first
264 1.10 thorpej * DMA-using controller has hooked up theirs.
265 1.10 thorpej */
266 1.10 thorpej sc->sc_ih = NULL;
267 1.10 thorpej }
268 1.10 thorpej
269 1.10 thorpej /*
270 1.10 thorpej * Compute the ipl and (re)establish the interrupt handler
271 1.10 thorpej * for the DMA controller.
272 1.10 thorpej */
273 1.10 thorpej void
274 1.10 thorpej dmacomputeipl()
275 1.10 thorpej {
276 1.28 gmcgarry struct dma_softc *sc = dma_softc;
277 1.10 thorpej
278 1.10 thorpej if (sc->sc_ih != NULL)
279 1.17 thorpej intr_disestablish(sc->sc_ih);
280 1.10 thorpej
281 1.10 thorpej /*
282 1.10 thorpej * Our interrupt level must be as high as the highest
283 1.10 thorpej * device using DMA (i.e. splbio).
284 1.10 thorpej */
285 1.24 thorpej sc->sc_ipl = PSLTOIPL(hp300_ipls[HP300_IPL_BIO]);
286 1.17 thorpej sc->sc_ih = intr_establish(dmaintr, sc, sc->sc_ipl, IPL_BIO);
287 1.1 cgd }
288 1.1 cgd
289 1.1 cgd int
290 1.1 cgd dmareq(dq)
291 1.11 thorpej struct dmaqueue *dq;
292 1.1 cgd {
293 1.28 gmcgarry struct dma_softc *sc = dma_softc;
294 1.11 thorpej int i, chan, s;
295 1.11 thorpej
296 1.11 thorpej #if 1
297 1.11 thorpej s = splhigh(); /* XXXthorpej */
298 1.11 thorpej #else
299 1.11 thorpej s = splbio();
300 1.11 thorpej #endif
301 1.11 thorpej
302 1.11 thorpej chan = dq->dq_chan;
303 1.11 thorpej for (i = NDMACHAN - 1; i >= 0; i--) {
304 1.11 thorpej /*
305 1.11 thorpej * Can we use this channel?
306 1.11 thorpej */
307 1.1 cgd if ((chan & (1 << i)) == 0)
308 1.1 cgd continue;
309 1.11 thorpej
310 1.11 thorpej /*
311 1.11 thorpej * We can use it; is it busy?
312 1.11 thorpej */
313 1.11 thorpej if (sc->sc_chan[i].dm_job != NULL)
314 1.1 cgd continue;
315 1.11 thorpej
316 1.11 thorpej /*
317 1.11 thorpej * Not busy; give the caller this channel.
318 1.11 thorpej */
319 1.11 thorpej sc->sc_chan[i].dm_job = dq;
320 1.11 thorpej dq->dq_chan = i;
321 1.1 cgd splx(s);
322 1.11 thorpej return (1);
323 1.1 cgd }
324 1.11 thorpej
325 1.11 thorpej /*
326 1.11 thorpej * Couldn't get a channel now; put this in the queue.
327 1.11 thorpej */
328 1.11 thorpej TAILQ_INSERT_TAIL(&sc->sc_queue, dq, dq_list);
329 1.1 cgd splx(s);
330 1.11 thorpej return (0);
331 1.1 cgd }
332 1.1 cgd
333 1.1 cgd void
334 1.1 cgd dmafree(dq)
335 1.11 thorpej struct dmaqueue *dq;
336 1.1 cgd {
337 1.11 thorpej int unit = dq->dq_chan;
338 1.28 gmcgarry struct dma_softc *sc = dma_softc;
339 1.11 thorpej struct dma_channel *dc = &sc->sc_chan[unit];
340 1.11 thorpej struct dmaqueue *dn;
341 1.11 thorpej int chan, s;
342 1.11 thorpej
343 1.11 thorpej #if 1
344 1.11 thorpej s = splhigh(); /* XXXthorpej */
345 1.11 thorpej #else
346 1.11 thorpej s = splbio();
347 1.11 thorpej #endif
348 1.1 cgd
349 1.1 cgd #ifdef DEBUG
350 1.1 cgd dmatimo[unit] = 0;
351 1.1 cgd #endif
352 1.11 thorpej
353 1.1 cgd DMA_CLEAR(dc);
354 1.18 thorpej
355 1.18 thorpej #if defined(CACHE_HAVE_PAC) || defined(M68040)
356 1.1 cgd /*
357 1.1 cgd * XXX we may not always go thru the flush code in dmastop()
358 1.1 cgd */
359 1.6 thorpej if (dc->dm_flags & DMAF_PCFLUSH) {
360 1.1 cgd PCIA();
361 1.6 thorpej dc->dm_flags &= ~DMAF_PCFLUSH;
362 1.1 cgd }
363 1.1 cgd #endif
364 1.18 thorpej
365 1.18 thorpej #if defined(CACHE_HAVE_VAC)
366 1.6 thorpej if (dc->dm_flags & DMAF_VCFLUSH) {
367 1.1 cgd /*
368 1.1 cgd * 320/350s have VACs that may also need flushing.
369 1.1 cgd * In our case we only flush the supervisor side
370 1.1 cgd * because we know that if we are DMAing to user
371 1.1 cgd * space, the physical pages will also be mapped
372 1.1 cgd * in kernel space (via vmapbuf) and hence cache-
373 1.1 cgd * inhibited by the pmap module due to the multiple
374 1.1 cgd * mapping.
375 1.1 cgd */
376 1.1 cgd DCIS();
377 1.6 thorpej dc->dm_flags &= ~DMAF_VCFLUSH;
378 1.1 cgd }
379 1.1 cgd #endif
380 1.18 thorpej
381 1.11 thorpej /*
382 1.11 thorpej * Channel is now free. Look for another job to run on this
383 1.11 thorpej * channel.
384 1.11 thorpej */
385 1.11 thorpej dc->dm_job = NULL;
386 1.1 cgd chan = 1 << unit;
387 1.11 thorpej for (dn = sc->sc_queue.tqh_first; dn != NULL;
388 1.11 thorpej dn = dn->dq_list.tqe_next) {
389 1.11 thorpej if (dn->dq_chan & chan) {
390 1.11 thorpej /* Found one... */
391 1.11 thorpej TAILQ_REMOVE(&sc->sc_queue, dn, dq_list);
392 1.11 thorpej dc->dm_job = dn;
393 1.11 thorpej dn->dq_chan = dq->dq_chan;
394 1.1 cgd splx(s);
395 1.11 thorpej
396 1.11 thorpej /* Start the initiator. */
397 1.11 thorpej (*dn->dq_start)(dn->dq_softc);
398 1.1 cgd return;
399 1.1 cgd }
400 1.1 cgd }
401 1.1 cgd splx(s);
402 1.1 cgd }
403 1.1 cgd
404 1.1 cgd void
405 1.1 cgd dmago(unit, addr, count, flags)
406 1.1 cgd int unit;
407 1.13 scottr char *addr;
408 1.13 scottr int count;
409 1.13 scottr int flags;
410 1.1 cgd {
411 1.28 gmcgarry struct dma_softc *sc = dma_softc;
412 1.13 scottr struct dma_channel *dc = &sc->sc_chan[unit];
413 1.13 scottr char *dmaend = NULL;
414 1.13 scottr int seg, tcount;
415 1.1 cgd
416 1.1 cgd if (count > MAXPHYS)
417 1.1 cgd panic("dmago: count > MAXPHYS");
418 1.18 thorpej
419 1.1 cgd #if defined(HP320)
420 1.6 thorpej if (sc->sc_type == DMA_B && (flags & DMAGO_LWORD))
421 1.1 cgd panic("dmago: no can do 32-bit DMA");
422 1.1 cgd #endif
423 1.18 thorpej
424 1.1 cgd #ifdef DEBUG
425 1.1 cgd if (dmadebug & DDB_FOLLOW)
426 1.15 scottr printf("dmago(%d, %p, %x, %x)\n",
427 1.1 cgd unit, addr, count, flags);
428 1.1 cgd if (flags & DMAGO_LWORD)
429 1.1 cgd dmalword[unit]++;
430 1.1 cgd else if (flags & DMAGO_WORD)
431 1.1 cgd dmaword[unit]++;
432 1.1 cgd else
433 1.1 cgd dmabyte[unit]++;
434 1.1 cgd #endif
435 1.1 cgd /*
436 1.1 cgd * Build the DMA chain
437 1.1 cgd */
438 1.11 thorpej for (seg = 0; count > 0; seg++) {
439 1.11 thorpej dc->dm_chain[seg].dc_addr = (char *) kvtop(addr);
440 1.18 thorpej #if defined(M68040)
441 1.4 mycroft /*
442 1.4 mycroft * Push back dirty cache lines
443 1.4 mycroft */
444 1.4 mycroft if (mmutype == MMU_68040)
445 1.23 kleink DCFP((paddr_t)dc->dm_chain[seg].dc_addr);
446 1.4 mycroft #endif
447 1.29 thorpej if (count < (tcount = PAGE_SIZE - ((int)addr & PGOFSET)))
448 1.1 cgd tcount = count;
449 1.11 thorpej dc->dm_chain[seg].dc_count = tcount;
450 1.1 cgd addr += tcount;
451 1.1 cgd count -= tcount;
452 1.1 cgd if (flags & DMAGO_LWORD)
453 1.1 cgd tcount >>= 2;
454 1.1 cgd else if (flags & DMAGO_WORD)
455 1.1 cgd tcount >>= 1;
456 1.11 thorpej
457 1.11 thorpej /*
458 1.11 thorpej * Try to compact the DMA transfer if the pages are adjacent.
459 1.11 thorpej * Note: this will never happen on the first iteration.
460 1.11 thorpej */
461 1.11 thorpej if (dc->dm_chain[seg].dc_addr == dmaend
462 1.1 cgd #if defined(HP320)
463 1.1 cgd /* only 16-bit count on 98620B */
464 1.6 thorpej && (sc->sc_type != DMA_B ||
465 1.11 thorpej dc->dm_chain[seg - 1].dc_count + tcount <= 65536)
466 1.1 cgd #endif
467 1.1 cgd ) {
468 1.1 cgd #ifdef DEBUG
469 1.1 cgd dmahits[unit]++;
470 1.1 cgd #endif
471 1.11 thorpej dmaend += dc->dm_chain[seg].dc_count;
472 1.11 thorpej dc->dm_chain[--seg].dc_count += tcount;
473 1.1 cgd } else {
474 1.1 cgd #ifdef DEBUG
475 1.1 cgd dmamisses[unit]++;
476 1.1 cgd #endif
477 1.11 thorpej dmaend = dc->dm_chain[seg].dc_addr +
478 1.11 thorpej dc->dm_chain[seg].dc_count;
479 1.11 thorpej dc->dm_chain[seg].dc_count = tcount;
480 1.1 cgd }
481 1.1 cgd }
482 1.11 thorpej dc->dm_cur = 0;
483 1.11 thorpej dc->dm_last = --seg;
484 1.6 thorpej dc->dm_flags = 0;
485 1.1 cgd /*
486 1.1 cgd * Set up the command word based on flags
487 1.1 cgd */
488 1.10 thorpej dc->dm_cmd = DMA_ENAB | DMA_IPL(sc->sc_ipl) | DMA_START;
489 1.1 cgd if ((flags & DMAGO_READ) == 0)
490 1.6 thorpej dc->dm_cmd |= DMA_WRT;
491 1.1 cgd if (flags & DMAGO_LWORD)
492 1.6 thorpej dc->dm_cmd |= DMA_LWORD;
493 1.1 cgd else if (flags & DMAGO_WORD)
494 1.6 thorpej dc->dm_cmd |= DMA_WORD;
495 1.1 cgd if (flags & DMAGO_PRI)
496 1.6 thorpej dc->dm_cmd |= DMA_PRI;
497 1.18 thorpej
498 1.18 thorpej #if defined(M68040)
499 1.4 mycroft /*
500 1.4 mycroft * On the 68040 we need to flush (push) the data cache before a
501 1.4 mycroft * DMA (already done above) and flush again after DMA completes.
502 1.4 mycroft * In theory we should only need to flush prior to a write DMA
503 1.4 mycroft * and purge after a read DMA but if the entire page is not
504 1.4 mycroft * involved in the DMA we might purge some valid data.
505 1.4 mycroft */
506 1.4 mycroft if (mmutype == MMU_68040 && (flags & DMAGO_READ))
507 1.6 thorpej dc->dm_flags |= DMAF_PCFLUSH;
508 1.4 mycroft #endif
509 1.18 thorpej
510 1.18 thorpej #if defined(CACHE_HAVE_PAC)
511 1.1 cgd /*
512 1.1 cgd * Remember if we need to flush external physical cache when
513 1.1 cgd * DMA is done. We only do this if we are reading (writing memory).
514 1.1 cgd */
515 1.1 cgd if (ectype == EC_PHYS && (flags & DMAGO_READ))
516 1.6 thorpej dc->dm_flags |= DMAF_PCFLUSH;
517 1.1 cgd #endif
518 1.18 thorpej
519 1.18 thorpej #if defined(CACHE_HAVE_VAC)
520 1.1 cgd if (ectype == EC_VIRT && (flags & DMAGO_READ))
521 1.6 thorpej dc->dm_flags |= DMAF_VCFLUSH;
522 1.1 cgd #endif
523 1.18 thorpej
524 1.1 cgd /*
525 1.1 cgd * Remember if we can skip the dma completion interrupt on
526 1.1 cgd * the last segment in the chain.
527 1.1 cgd */
528 1.1 cgd if (flags & DMAGO_NOINT) {
529 1.6 thorpej if (dc->dm_cur == dc->dm_last)
530 1.6 thorpej dc->dm_cmd &= ~DMA_ENAB;
531 1.1 cgd else
532 1.6 thorpej dc->dm_flags |= DMAF_NOINTR;
533 1.1 cgd }
534 1.1 cgd #ifdef DEBUG
535 1.11 thorpej if (dmadebug & DDB_IO) {
536 1.15 scottr if (((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD)) ||
537 1.15 scottr ((dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD))) {
538 1.9 christos printf("dmago: cmd %x, flags %x\n",
539 1.6 thorpej dc->dm_cmd, dc->dm_flags);
540 1.11 thorpej for (seg = 0; seg <= dc->dm_last; seg++)
541 1.15 scottr printf(" %d: %d@%p\n", seg,
542 1.11 thorpej dc->dm_chain[seg].dc_count,
543 1.11 thorpej dc->dm_chain[seg].dc_addr);
544 1.1 cgd }
545 1.11 thorpej }
546 1.1 cgd dmatimo[unit] = 1;
547 1.1 cgd #endif
548 1.19 thorpej DMA_ARM(sc, dc);
549 1.1 cgd }
550 1.1 cgd
551 1.1 cgd void
552 1.1 cgd dmastop(unit)
553 1.13 scottr int unit;
554 1.1 cgd {
555 1.28 gmcgarry struct dma_softc *sc = dma_softc;
556 1.13 scottr struct dma_channel *dc = &sc->sc_chan[unit];
557 1.1 cgd
558 1.1 cgd #ifdef DEBUG
559 1.1 cgd if (dmadebug & DDB_FOLLOW)
560 1.9 christos printf("dmastop(%d)\n", unit);
561 1.1 cgd dmatimo[unit] = 0;
562 1.1 cgd #endif
563 1.1 cgd DMA_CLEAR(dc);
564 1.18 thorpej
565 1.18 thorpej #if defined(CACHE_HAVE_PAC) || defined(M68040)
566 1.6 thorpej if (dc->dm_flags & DMAF_PCFLUSH) {
567 1.1 cgd PCIA();
568 1.6 thorpej dc->dm_flags &= ~DMAF_PCFLUSH;
569 1.1 cgd }
570 1.1 cgd #endif
571 1.18 thorpej
572 1.18 thorpej #if defined(CACHE_HAVE_VAC)
573 1.6 thorpej if (dc->dm_flags & DMAF_VCFLUSH) {
574 1.1 cgd /*
575 1.1 cgd * 320/350s have VACs that may also need flushing.
576 1.1 cgd * In our case we only flush the supervisor side
577 1.1 cgd * because we know that if we are DMAing to user
578 1.1 cgd * space, the physical pages will also be mapped
579 1.1 cgd * in kernel space (via vmapbuf) and hence cache-
580 1.1 cgd * inhibited by the pmap module due to the multiple
581 1.1 cgd * mapping.
582 1.1 cgd */
583 1.1 cgd DCIS();
584 1.6 thorpej dc->dm_flags &= ~DMAF_VCFLUSH;
585 1.1 cgd }
586 1.1 cgd #endif
587 1.18 thorpej
588 1.1 cgd /*
589 1.1 cgd * We may get this interrupt after a device service routine
590 1.1 cgd * has freed the dma channel. So, ignore the intr if there's
591 1.1 cgd * nothing on the queue.
592 1.1 cgd */
593 1.11 thorpej if (dc->dm_job != NULL)
594 1.11 thorpej (*dc->dm_job->dq_done)(dc->dm_job->dq_softc);
595 1.1 cgd }
596 1.1 cgd
597 1.1 cgd int
598 1.7 thorpej dmaintr(arg)
599 1.7 thorpej void *arg;
600 1.1 cgd {
601 1.7 thorpej struct dma_softc *sc = arg;
602 1.13 scottr struct dma_channel *dc;
603 1.13 scottr int i, stat;
604 1.1 cgd int found = 0;
605 1.1 cgd
606 1.1 cgd #ifdef DEBUG
607 1.1 cgd if (dmadebug & DDB_FOLLOW)
608 1.9 christos printf("dmaintr\n");
609 1.1 cgd #endif
610 1.6 thorpej for (i = 0; i < NDMACHAN; i++) {
611 1.6 thorpej dc = &sc->sc_chan[i];
612 1.1 cgd stat = DMA_STAT(dc);
613 1.1 cgd if ((stat & DMA_INTR) == 0)
614 1.1 cgd continue;
615 1.1 cgd found++;
616 1.1 cgd #ifdef DEBUG
617 1.1 cgd if (dmadebug & DDB_IO) {
618 1.15 scottr if (((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD)) ||
619 1.15 scottr ((dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD)))
620 1.11 thorpej printf("dmaintr: flags %x unit %d stat %x next %d\n",
621 1.11 thorpej dc->dm_flags, i, stat, dc->dm_cur + 1);
622 1.1 cgd }
623 1.1 cgd if (stat & DMA_ARMED)
624 1.19 thorpej printf("dma channel %d: intr when armed\n", i);
625 1.1 cgd #endif
626 1.11 thorpej /*
627 1.11 thorpej * Load the next segemnt, or finish up if we're done.
628 1.11 thorpej */
629 1.11 thorpej dc->dm_cur++;
630 1.11 thorpej if (dc->dm_cur <= dc->dm_last) {
631 1.1 cgd #ifdef DEBUG
632 1.1 cgd dmatimo[i] = 1;
633 1.1 cgd #endif
634 1.1 cgd /*
635 1.11 thorpej * If we're the last segment, disable the
636 1.11 thorpej * completion interrupt, if necessary.
637 1.1 cgd */
638 1.6 thorpej if (dc->dm_cur == dc->dm_last &&
639 1.6 thorpej (dc->dm_flags & DMAF_NOINTR))
640 1.6 thorpej dc->dm_cmd &= ~DMA_ENAB;
641 1.1 cgd DMA_CLEAR(dc);
642 1.19 thorpej DMA_ARM(sc, dc);
643 1.1 cgd } else
644 1.1 cgd dmastop(i);
645 1.1 cgd }
646 1.1 cgd return(found);
647 1.1 cgd }
648 1.1 cgd
649 1.1 cgd #ifdef DEBUG
650 1.1 cgd void
651 1.3 mycroft dmatimeout(arg)
652 1.3 mycroft void *arg;
653 1.1 cgd {
654 1.13 scottr int i, s;
655 1.6 thorpej struct dma_softc *sc = arg;
656 1.1 cgd
657 1.6 thorpej for (i = 0; i < NDMACHAN; i++) {
658 1.1 cgd s = splbio();
659 1.1 cgd if (dmatimo[i]) {
660 1.1 cgd if (dmatimo[i] > 1)
661 1.19 thorpej printf("dma channel %d timeout #%d\n",
662 1.19 thorpej i, dmatimo[i]-1);
663 1.1 cgd dmatimo[i]++;
664 1.1 cgd }
665 1.1 cgd splx(s);
666 1.1 cgd }
667 1.25 thorpej callout_reset(&sc->sc_debug_ch, 30 * hz, dmatimeout, sc);
668 1.1 cgd }
669 1.1 cgd #endif
670