Home | History | Annotate | Line # | Download | only in dev
dma.c revision 1.41
      1  1.41   tsutsui /*	$NetBSD: dma.c,v 1.41 2008/06/15 07:15:30 tsutsui Exp $	*/
      2  1.20   thorpej 
      3  1.20   thorpej /*-
      4  1.20   thorpej  * Copyright (c) 1996, 1997 The NetBSD Foundation, Inc.
      5  1.20   thorpej  * All rights reserved.
      6  1.20   thorpej  *
      7  1.20   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.20   thorpej  * by Jason R. Thorpe.
      9  1.20   thorpej  *
     10  1.20   thorpej  * Redistribution and use in source and binary forms, with or without
     11  1.20   thorpej  * modification, are permitted provided that the following conditions
     12  1.20   thorpej  * are met:
     13  1.20   thorpej  * 1. Redistributions of source code must retain the above copyright
     14  1.20   thorpej  *    notice, this list of conditions and the following disclaimer.
     15  1.20   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.20   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17  1.20   thorpej  *    documentation and/or other materials provided with the distribution.
     18  1.20   thorpej  *
     19  1.20   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20  1.20   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21  1.20   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22  1.20   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23  1.20   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24  1.20   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25  1.20   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26  1.20   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27  1.20   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28  1.20   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29  1.20   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     30  1.20   thorpej  */
     31   1.5       cgd 
     32   1.1       cgd /*
     33   1.4   mycroft  * Copyright (c) 1982, 1990, 1993
     34   1.4   mycroft  *	The Regents of the University of California.  All rights reserved.
     35   1.1       cgd  *
     36   1.1       cgd  * Redistribution and use in source and binary forms, with or without
     37   1.1       cgd  * modification, are permitted provided that the following conditions
     38   1.1       cgd  * are met:
     39   1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     40   1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     41   1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     42   1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     43   1.1       cgd  *    documentation and/or other materials provided with the distribution.
     44  1.30       agc  * 3. Neither the name of the University nor the names of its contributors
     45   1.1       cgd  *    may be used to endorse or promote products derived from this software
     46   1.1       cgd  *    without specific prior written permission.
     47   1.1       cgd  *
     48   1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     49   1.1       cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     50   1.1       cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     51   1.1       cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     52   1.1       cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     53   1.1       cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     54   1.1       cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     55   1.1       cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     56   1.1       cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     57   1.1       cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     58   1.1       cgd  * SUCH DAMAGE.
     59   1.1       cgd  *
     60   1.5       cgd  *	@(#)dma.c	8.1 (Berkeley) 6/10/93
     61   1.1       cgd  */
     62   1.1       cgd 
     63   1.1       cgd /*
     64   1.1       cgd  * DMA driver
     65   1.1       cgd  */
     66  1.26  gmcgarry 
     67  1.26  gmcgarry #include <sys/cdefs.h>
     68  1.41   tsutsui __KERNEL_RCSID(0, "$NetBSD: dma.c,v 1.41 2008/06/15 07:15:30 tsutsui Exp $");
     69   1.1       cgd 
     70  1.18   thorpej #include <machine/hp300spu.h>	/* XXX param.h includes cpu.h */
     71  1.18   thorpej 
     72   1.4   mycroft #include <sys/param.h>
     73   1.4   mycroft #include <sys/systm.h>
     74  1.25   thorpej #include <sys/callout.h>
     75  1.28  gmcgarry #include <sys/device.h>
     76   1.4   mycroft #include <sys/kernel.h>
     77   1.4   mycroft #include <sys/proc.h>
     78   1.4   mycroft 
     79  1.29   thorpej #include <uvm/uvm_extern.h>
     80  1.29   thorpej 
     81  1.28  gmcgarry #include <machine/bus.h>
     82  1.28  gmcgarry 
     83  1.27       chs #include <m68k/cacheops.h>
     84   1.4   mycroft 
     85  1.28  gmcgarry #include <hp300/dev/intiovar.h>
     86   1.4   mycroft #include <hp300/dev/dmareg.h>
     87   1.4   mycroft #include <hp300/dev/dmavar.h>
     88   1.1       cgd 
     89   1.1       cgd /*
     90   1.1       cgd  * The largest single request will be MAXPHYS bytes which will require
     91  1.29   thorpej  * at most MAXPHYS/PAGE_SIZE+1 chain elements to describe, i.e. if none of
     92  1.29   thorpej  * the buffer pages are physically contiguous (MAXPHYS/PAGE_SIZE) and the
     93   1.1       cgd  * buffer is not page aligned (+1).
     94   1.1       cgd  */
     95  1.29   thorpej #define	DMAMAXIO	(MAXPHYS/PAGE_SIZE+1)
     96   1.1       cgd 
     97  1.19   thorpej struct dma_chain {
     98   1.1       cgd 	int	dc_count;
     99   1.1       cgd 	char	*dc_addr;
    100   1.1       cgd };
    101   1.1       cgd 
    102  1.19   thorpej struct dma_channel {
    103  1.11   thorpej 	struct	dmaqueue *dm_job;		/* current job */
    104   1.6   thorpej 	struct	dmadevice *dm_hwaddr;		/* registers if DMA_C */
    105   1.6   thorpej 	struct	dmaBdevice *dm_Bhwaddr;		/* registers if not DMA_C */
    106   1.6   thorpej 	char	dm_flags;			/* misc. flags */
    107   1.6   thorpej 	u_short	dm_cmd;				/* DMA controller command */
    108  1.11   thorpej 	int	dm_cur;				/* current segment */
    109  1.11   thorpej 	int	dm_last;			/* last segment */
    110   1.6   thorpej 	struct	dma_chain dm_chain[DMAMAXIO];	/* all segments */
    111   1.6   thorpej };
    112   1.6   thorpej 
    113  1.19   thorpej struct dma_softc {
    114  1.39   tsutsui 	device_t sc_dev;
    115  1.28  gmcgarry 	bus_space_tag_t sc_bst;
    116  1.28  gmcgarry 	bus_space_handle_t sc_bsh;
    117  1.28  gmcgarry 
    118   1.6   thorpej 	struct	dmareg *sc_dmareg;		/* pointer to our hardware */
    119   1.6   thorpej 	struct	dma_channel sc_chan[NDMACHAN];	/* 2 channels */
    120  1.11   thorpej 	TAILQ_HEAD(, dmaqueue) sc_queue;	/* job queue */
    121  1.25   thorpej 	struct	callout sc_debug_ch;
    122   1.6   thorpej 	char	sc_type;			/* A, B, or C */
    123  1.10   thorpej 	int	sc_ipl;				/* our interrupt level */
    124  1.10   thorpej 	void	*sc_ih;				/* interrupt cookie */
    125  1.28  gmcgarry };
    126   1.1       cgd 
    127   1.1       cgd /* types */
    128   1.1       cgd #define	DMA_B	0
    129   1.1       cgd #define DMA_C	1
    130   1.1       cgd 
    131   1.1       cgd /* flags */
    132   1.1       cgd #define DMAF_PCFLUSH	0x01
    133   1.1       cgd #define DMAF_VCFLUSH	0x02
    134   1.1       cgd #define DMAF_NOINTR	0x04
    135   1.1       cgd 
    136  1.39   tsutsui static int	dmamatch(device_t, cfdata_t, void *);
    137  1.39   tsutsui static void	dmaattach(device_t, device_t, void *);
    138  1.28  gmcgarry 
    139  1.39   tsutsui CFATTACH_DECL_NEW(dma, sizeof(struct dma_softc),
    140  1.28  gmcgarry     dmamatch, dmaattach, NULL, NULL);
    141  1.28  gmcgarry 
    142  1.31   thorpej static int	dmaintr(void *);
    143   1.1       cgd 
    144   1.1       cgd #ifdef DEBUG
    145   1.1       cgd int	dmadebug = 0;
    146   1.1       cgd #define DDB_WORD	0x01	/* same as DMAGO_WORD */
    147   1.1       cgd #define DDB_LWORD	0x02	/* same as DMAGO_LWORD */
    148   1.1       cgd #define	DDB_FOLLOW	0x04
    149   1.1       cgd #define DDB_IO		0x08
    150   1.1       cgd 
    151  1.31   thorpej static void	dmatimeout(void *);
    152   1.6   thorpej int	dmatimo[NDMACHAN];
    153   1.1       cgd 
    154   1.6   thorpej long	dmahits[NDMACHAN];
    155   1.6   thorpej long	dmamisses[NDMACHAN];
    156   1.6   thorpej long	dmabyte[NDMACHAN];
    157   1.6   thorpej long	dmaword[NDMACHAN];
    158   1.6   thorpej long	dmalword[NDMACHAN];
    159   1.1       cgd #endif
    160   1.1       cgd 
    161  1.28  gmcgarry static struct dma_softc *dma_softc;
    162  1.28  gmcgarry 
    163  1.31   thorpej static int
    164  1.39   tsutsui dmamatch(device_t parent, cfdata_t cf, void *aux)
    165  1.28  gmcgarry {
    166  1.28  gmcgarry 	struct intio_attach_args *ia = aux;
    167  1.28  gmcgarry 	static int dmafound = 0;                /* can only have one */
    168  1.28  gmcgarry 
    169  1.28  gmcgarry 	if (strcmp("dma", ia->ia_modname) != 0 || dmafound)
    170  1.34   tsutsui 		return 0;
    171  1.28  gmcgarry 
    172  1.28  gmcgarry 	dmafound = 1;
    173  1.34   tsutsui 	return 1;
    174  1.28  gmcgarry }
    175  1.28  gmcgarry 
    176  1.31   thorpej static void
    177  1.39   tsutsui dmaattach(device_t parent, device_t self, void *aux)
    178   1.1       cgd {
    179  1.39   tsutsui 	struct dma_softc *sc = device_private(self);
    180  1.28  gmcgarry 	struct intio_attach_args *ia = aux;
    181  1.28  gmcgarry 	struct dma_channel *dc;
    182   1.6   thorpej 	struct dmareg *dma;
    183   1.6   thorpej 	int i;
    184   1.1       cgd 	char rev;
    185   1.1       cgd 
    186  1.39   tsutsui 	sc->sc_dev = self;
    187  1.39   tsutsui 
    188   1.6   thorpej 	/* There's just one. */
    189  1.28  gmcgarry 	dma_softc = sc;
    190  1.28  gmcgarry 
    191  1.28  gmcgarry 	sc->sc_bst = ia->ia_bst;
    192  1.28  gmcgarry 	if (bus_space_map(sc->sc_bst, ia->ia_iobase, INTIO_DEVSIZE, 0,
    193  1.28  gmcgarry 	     &sc->sc_bsh)) {
    194  1.39   tsutsui 		aprint_error(": can't map registers\n");
    195  1.28  gmcgarry 		return;
    196  1.28  gmcgarry 	}
    197  1.28  gmcgarry 
    198  1.39   tsutsui 	dma = bus_space_vaddr(sc->sc_bst, sc->sc_bsh);
    199  1.28  gmcgarry 	sc->sc_dmareg = dma;
    200   1.6   thorpej 
    201   1.1       cgd 	/*
    202   1.6   thorpej 	 * Determine the DMA type.  A DMA_A or DMA_B will fail the
    203   1.6   thorpej 	 * following probe.
    204   1.6   thorpej 	 *
    205   1.6   thorpej 	 * XXX Don't know how to easily differentiate the A and B cards,
    206   1.1       cgd 	 * so we just hope nobody has an A card (A cards will work if
    207  1.10   thorpej 	 * splbio works out to ipl 3).
    208   1.1       cgd 	 */
    209  1.32   tsutsui 	if (hp300_bus_space_probe(sc->sc_bst, sc->sc_bsh, DMA_ID2, 1) == 0) {
    210   1.1       cgd 		rev = 'B';
    211   1.1       cgd #if !defined(HP320)
    212  1.39   tsutsui 		aprint_normal("\n");
    213  1.39   tsutsui 		panic("%s: DMA card requires hp320 support", __func__);
    214   1.1       cgd #endif
    215   1.6   thorpej 	} else
    216   1.6   thorpej 		rev = dma->dma_id[2];
    217   1.6   thorpej 
    218   1.6   thorpej 	sc->sc_type = (rev == 'B') ? DMA_B : DMA_C;
    219   1.1       cgd 
    220  1.11   thorpej 	TAILQ_INIT(&sc->sc_queue);
    221  1.36        he 	callout_init(&sc->sc_debug_ch, 0);
    222  1.11   thorpej 
    223   1.6   thorpej 	for (i = 0; i < NDMACHAN; i++) {
    224   1.6   thorpej 		dc = &sc->sc_chan[i];
    225  1.11   thorpej 		dc->dm_job = NULL;
    226   1.6   thorpej 		switch (i) {
    227   1.6   thorpej 		case 0:
    228   1.6   thorpej 			dc->dm_hwaddr = &dma->dma_chan0;
    229   1.6   thorpej 			dc->dm_Bhwaddr = &dma->dma_Bchan0;
    230   1.6   thorpej 			break;
    231   1.6   thorpej 
    232   1.6   thorpej 		case 1:
    233   1.6   thorpej 			dc->dm_hwaddr = &dma->dma_chan1;
    234   1.6   thorpej 			dc->dm_Bhwaddr = &dma->dma_Bchan1;
    235   1.6   thorpej 			break;
    236   1.6   thorpej 
    237   1.6   thorpej 		default:
    238  1.39   tsutsui 			aprint_normal("\n");
    239  1.39   tsutsui 			panic("%s: more than 2 channels?", __func__);
    240   1.6   thorpej 			/* NOTREACHED */
    241   1.6   thorpej 		}
    242   1.1       cgd 	}
    243  1.11   thorpej 
    244   1.1       cgd #ifdef DEBUG
    245   1.1       cgd 	/* make sure timeout is really not needed */
    246  1.25   thorpej 	callout_reset(&sc->sc_debug_ch, 30 * hz, dmatimeout, sc);
    247   1.1       cgd #endif
    248   1.1       cgd 
    249  1.39   tsutsui 	aprint_normal(": 98620%c, 2 channels, %d-bit DMA\n",
    250  1.19   thorpej 	    rev, (rev == 'B') ? 16 : 32);
    251   1.7   thorpej 
    252  1.10   thorpej 	/*
    253  1.10   thorpej 	 * Defer hooking up our interrupt until the first
    254  1.10   thorpej 	 * DMA-using controller has hooked up theirs.
    255  1.10   thorpej 	 */
    256  1.10   thorpej 	sc->sc_ih = NULL;
    257  1.10   thorpej }
    258  1.10   thorpej 
    259  1.10   thorpej /*
    260  1.10   thorpej  * Compute the ipl and (re)establish the interrupt handler
    261  1.10   thorpej  * for the DMA controller.
    262  1.10   thorpej  */
    263  1.10   thorpej void
    264  1.31   thorpej dmacomputeipl(void)
    265  1.10   thorpej {
    266  1.28  gmcgarry 	struct dma_softc *sc = dma_softc;
    267  1.10   thorpej 
    268  1.10   thorpej 	if (sc->sc_ih != NULL)
    269  1.17   thorpej 		intr_disestablish(sc->sc_ih);
    270  1.10   thorpej 
    271  1.10   thorpej 	/*
    272  1.10   thorpej 	 * Our interrupt level must be as high as the highest
    273  1.10   thorpej 	 * device using DMA (i.e. splbio).
    274  1.10   thorpej 	 */
    275  1.41   tsutsui 	sc->sc_ipl = PSLTOIPL(ipl2psl_table[IPL_BIO]);
    276  1.17   thorpej 	sc->sc_ih = intr_establish(dmaintr, sc, sc->sc_ipl, IPL_BIO);
    277   1.1       cgd }
    278   1.1       cgd 
    279   1.1       cgd int
    280  1.31   thorpej dmareq(struct dmaqueue *dq)
    281   1.1       cgd {
    282  1.28  gmcgarry 	struct dma_softc *sc = dma_softc;
    283  1.11   thorpej 	int i, chan, s;
    284  1.11   thorpej 
    285  1.11   thorpej #if 1
    286  1.11   thorpej 	s = splhigh();	/* XXXthorpej */
    287  1.11   thorpej #else
    288  1.11   thorpej 	s = splbio();
    289  1.11   thorpej #endif
    290  1.11   thorpej 
    291  1.11   thorpej 	chan = dq->dq_chan;
    292  1.11   thorpej 	for (i = NDMACHAN - 1; i >= 0; i--) {
    293  1.11   thorpej 		/*
    294  1.11   thorpej 		 * Can we use this channel?
    295  1.11   thorpej 		 */
    296   1.1       cgd 		if ((chan & (1 << i)) == 0)
    297   1.1       cgd 			continue;
    298  1.11   thorpej 
    299  1.11   thorpej 		/*
    300  1.11   thorpej 		 * We can use it; is it busy?
    301  1.11   thorpej 		 */
    302  1.11   thorpej 		if (sc->sc_chan[i].dm_job != NULL)
    303   1.1       cgd 			continue;
    304  1.11   thorpej 
    305  1.11   thorpej 		/*
    306  1.11   thorpej 		 * Not busy; give the caller this channel.
    307  1.11   thorpej 		 */
    308  1.11   thorpej 		sc->sc_chan[i].dm_job = dq;
    309  1.11   thorpej 		dq->dq_chan = i;
    310   1.1       cgd 		splx(s);
    311  1.34   tsutsui 		return 1;
    312   1.1       cgd 	}
    313  1.11   thorpej 
    314  1.11   thorpej 	/*
    315  1.11   thorpej 	 * Couldn't get a channel now; put this in the queue.
    316  1.11   thorpej 	 */
    317  1.11   thorpej 	TAILQ_INSERT_TAIL(&sc->sc_queue, dq, dq_list);
    318   1.1       cgd 	splx(s);
    319  1.34   tsutsui 	return 0;
    320   1.1       cgd }
    321   1.1       cgd 
    322   1.1       cgd void
    323  1.31   thorpej dmafree(struct dmaqueue *dq)
    324   1.1       cgd {
    325  1.11   thorpej 	int unit = dq->dq_chan;
    326  1.28  gmcgarry 	struct dma_softc *sc = dma_softc;
    327  1.11   thorpej 	struct dma_channel *dc = &sc->sc_chan[unit];
    328  1.11   thorpej 	struct dmaqueue *dn;
    329  1.11   thorpej 	int chan, s;
    330  1.11   thorpej 
    331  1.11   thorpej #if 1
    332  1.11   thorpej 	s = splhigh();	/* XXXthorpej */
    333  1.11   thorpej #else
    334  1.11   thorpej 	s = splbio();
    335  1.11   thorpej #endif
    336   1.1       cgd 
    337   1.1       cgd #ifdef DEBUG
    338   1.1       cgd 	dmatimo[unit] = 0;
    339   1.1       cgd #endif
    340  1.11   thorpej 
    341   1.1       cgd 	DMA_CLEAR(dc);
    342  1.18   thorpej 
    343  1.18   thorpej #if defined(CACHE_HAVE_PAC) || defined(M68040)
    344   1.1       cgd 	/*
    345   1.1       cgd 	 * XXX we may not always go thru the flush code in dmastop()
    346   1.1       cgd 	 */
    347   1.6   thorpej 	if (dc->dm_flags & DMAF_PCFLUSH) {
    348   1.1       cgd 		PCIA();
    349   1.6   thorpej 		dc->dm_flags &= ~DMAF_PCFLUSH;
    350   1.1       cgd 	}
    351   1.1       cgd #endif
    352  1.18   thorpej 
    353  1.18   thorpej #if defined(CACHE_HAVE_VAC)
    354   1.6   thorpej 	if (dc->dm_flags & DMAF_VCFLUSH) {
    355   1.1       cgd 		/*
    356   1.1       cgd 		 * 320/350s have VACs that may also need flushing.
    357   1.1       cgd 		 * In our case we only flush the supervisor side
    358   1.1       cgd 		 * because we know that if we are DMAing to user
    359   1.1       cgd 		 * space, the physical pages will also be mapped
    360   1.1       cgd 		 * in kernel space (via vmapbuf) and hence cache-
    361   1.1       cgd 		 * inhibited by the pmap module due to the multiple
    362   1.1       cgd 		 * mapping.
    363   1.1       cgd 		 */
    364   1.1       cgd 		DCIS();
    365   1.6   thorpej 		dc->dm_flags &= ~DMAF_VCFLUSH;
    366   1.1       cgd 	}
    367   1.1       cgd #endif
    368  1.18   thorpej 
    369  1.11   thorpej 	/*
    370  1.11   thorpej 	 * Channel is now free.  Look for another job to run on this
    371  1.11   thorpej 	 * channel.
    372  1.11   thorpej 	 */
    373  1.11   thorpej 	dc->dm_job = NULL;
    374   1.1       cgd 	chan = 1 << unit;
    375  1.38   tsutsui 	for (dn = TAILQ_FIRST(&sc->sc_queue); dn != NULL;
    376  1.38   tsutsui 	    dn = TAILQ_NEXT(dn, dq_list)) {
    377  1.11   thorpej 		if (dn->dq_chan & chan) {
    378  1.11   thorpej 			/* Found one... */
    379  1.11   thorpej 			TAILQ_REMOVE(&sc->sc_queue, dn, dq_list);
    380  1.11   thorpej 			dc->dm_job = dn;
    381  1.11   thorpej 			dn->dq_chan = dq->dq_chan;
    382   1.1       cgd 			splx(s);
    383  1.11   thorpej 
    384  1.11   thorpej 			/* Start the initiator. */
    385  1.11   thorpej 			(*dn->dq_start)(dn->dq_softc);
    386   1.1       cgd 			return;
    387   1.1       cgd 		}
    388   1.1       cgd 	}
    389   1.1       cgd 	splx(s);
    390   1.1       cgd }
    391   1.1       cgd 
    392   1.1       cgd void
    393  1.31   thorpej dmago(int unit, char *addr, int count, int flags)
    394   1.1       cgd {
    395  1.28  gmcgarry 	struct dma_softc *sc = dma_softc;
    396  1.13    scottr 	struct dma_channel *dc = &sc->sc_chan[unit];
    397  1.13    scottr 	char *dmaend = NULL;
    398  1.13    scottr 	int seg, tcount;
    399   1.1       cgd 
    400   1.1       cgd 	if (count > MAXPHYS)
    401   1.1       cgd 		panic("dmago: count > MAXPHYS");
    402  1.18   thorpej 
    403   1.1       cgd #if defined(HP320)
    404   1.6   thorpej 	if (sc->sc_type == DMA_B && (flags & DMAGO_LWORD))
    405   1.1       cgd 		panic("dmago: no can do 32-bit DMA");
    406   1.1       cgd #endif
    407  1.18   thorpej 
    408   1.1       cgd #ifdef DEBUG
    409   1.1       cgd 	if (dmadebug & DDB_FOLLOW)
    410  1.15    scottr 		printf("dmago(%d, %p, %x, %x)\n",
    411   1.1       cgd 		       unit, addr, count, flags);
    412   1.1       cgd 	if (flags & DMAGO_LWORD)
    413   1.1       cgd 		dmalword[unit]++;
    414   1.1       cgd 	else if (flags & DMAGO_WORD)
    415   1.1       cgd 		dmaword[unit]++;
    416   1.1       cgd 	else
    417   1.1       cgd 		dmabyte[unit]++;
    418   1.1       cgd #endif
    419   1.1       cgd 	/*
    420   1.1       cgd 	 * Build the DMA chain
    421   1.1       cgd 	 */
    422  1.11   thorpej 	for (seg = 0; count > 0; seg++) {
    423  1.11   thorpej 		dc->dm_chain[seg].dc_addr = (char *) kvtop(addr);
    424  1.18   thorpej #if defined(M68040)
    425   1.4   mycroft 		/*
    426   1.4   mycroft 		 * Push back dirty cache lines
    427   1.4   mycroft 		 */
    428   1.4   mycroft 		if (mmutype == MMU_68040)
    429  1.23    kleink 			DCFP((paddr_t)dc->dm_chain[seg].dc_addr);
    430   1.4   mycroft #endif
    431  1.29   thorpej 		if (count < (tcount = PAGE_SIZE - ((int)addr & PGOFSET)))
    432   1.1       cgd 			tcount = count;
    433  1.11   thorpej 		dc->dm_chain[seg].dc_count = tcount;
    434   1.1       cgd 		addr += tcount;
    435   1.1       cgd 		count -= tcount;
    436   1.1       cgd 		if (flags & DMAGO_LWORD)
    437   1.1       cgd 			tcount >>= 2;
    438   1.1       cgd 		else if (flags & DMAGO_WORD)
    439   1.1       cgd 			tcount >>= 1;
    440  1.11   thorpej 
    441  1.11   thorpej 		/*
    442  1.11   thorpej 		 * Try to compact the DMA transfer if the pages are adjacent.
    443  1.11   thorpej 		 * Note: this will never happen on the first iteration.
    444  1.11   thorpej 		 */
    445  1.11   thorpej 		if (dc->dm_chain[seg].dc_addr == dmaend
    446   1.1       cgd #if defined(HP320)
    447   1.1       cgd 		    /* only 16-bit count on 98620B */
    448   1.6   thorpej 		    && (sc->sc_type != DMA_B ||
    449  1.11   thorpej 			dc->dm_chain[seg - 1].dc_count + tcount <= 65536)
    450   1.1       cgd #endif
    451   1.1       cgd 		) {
    452   1.1       cgd #ifdef DEBUG
    453   1.1       cgd 			dmahits[unit]++;
    454   1.1       cgd #endif
    455  1.11   thorpej 			dmaend += dc->dm_chain[seg].dc_count;
    456  1.11   thorpej 			dc->dm_chain[--seg].dc_count += tcount;
    457   1.1       cgd 		} else {
    458   1.1       cgd #ifdef DEBUG
    459   1.1       cgd 			dmamisses[unit]++;
    460   1.1       cgd #endif
    461  1.11   thorpej 			dmaend = dc->dm_chain[seg].dc_addr +
    462  1.11   thorpej 			    dc->dm_chain[seg].dc_count;
    463  1.11   thorpej 			dc->dm_chain[seg].dc_count = tcount;
    464   1.1       cgd 		}
    465   1.1       cgd 	}
    466  1.11   thorpej 	dc->dm_cur = 0;
    467  1.11   thorpej 	dc->dm_last = --seg;
    468   1.6   thorpej 	dc->dm_flags = 0;
    469   1.1       cgd 	/*
    470   1.1       cgd 	 * Set up the command word based on flags
    471   1.1       cgd 	 */
    472  1.10   thorpej 	dc->dm_cmd = DMA_ENAB | DMA_IPL(sc->sc_ipl) | DMA_START;
    473   1.1       cgd 	if ((flags & DMAGO_READ) == 0)
    474   1.6   thorpej 		dc->dm_cmd |= DMA_WRT;
    475   1.1       cgd 	if (flags & DMAGO_LWORD)
    476   1.6   thorpej 		dc->dm_cmd |= DMA_LWORD;
    477   1.1       cgd 	else if (flags & DMAGO_WORD)
    478   1.6   thorpej 		dc->dm_cmd |= DMA_WORD;
    479   1.1       cgd 	if (flags & DMAGO_PRI)
    480   1.6   thorpej 		dc->dm_cmd |= DMA_PRI;
    481  1.18   thorpej 
    482  1.18   thorpej #if defined(M68040)
    483   1.4   mycroft 	/*
    484   1.4   mycroft 	 * On the 68040 we need to flush (push) the data cache before a
    485   1.4   mycroft 	 * DMA (already done above) and flush again after DMA completes.
    486   1.4   mycroft 	 * In theory we should only need to flush prior to a write DMA
    487   1.4   mycroft 	 * and purge after a read DMA but if the entire page is not
    488   1.4   mycroft 	 * involved in the DMA we might purge some valid data.
    489   1.4   mycroft 	 */
    490   1.4   mycroft 	if (mmutype == MMU_68040 && (flags & DMAGO_READ))
    491   1.6   thorpej 		dc->dm_flags |= DMAF_PCFLUSH;
    492   1.4   mycroft #endif
    493  1.18   thorpej 
    494  1.18   thorpej #if defined(CACHE_HAVE_PAC)
    495   1.1       cgd 	/*
    496   1.1       cgd 	 * Remember if we need to flush external physical cache when
    497   1.1       cgd 	 * DMA is done.  We only do this if we are reading (writing memory).
    498   1.1       cgd 	 */
    499   1.1       cgd 	if (ectype == EC_PHYS && (flags & DMAGO_READ))
    500   1.6   thorpej 		dc->dm_flags |= DMAF_PCFLUSH;
    501   1.1       cgd #endif
    502  1.18   thorpej 
    503  1.18   thorpej #if defined(CACHE_HAVE_VAC)
    504   1.1       cgd 	if (ectype == EC_VIRT && (flags & DMAGO_READ))
    505   1.6   thorpej 		dc->dm_flags |= DMAF_VCFLUSH;
    506   1.1       cgd #endif
    507  1.18   thorpej 
    508   1.1       cgd 	/*
    509   1.1       cgd 	 * Remember if we can skip the dma completion interrupt on
    510   1.1       cgd 	 * the last segment in the chain.
    511   1.1       cgd 	 */
    512   1.1       cgd 	if (flags & DMAGO_NOINT) {
    513   1.6   thorpej 		if (dc->dm_cur == dc->dm_last)
    514   1.6   thorpej 			dc->dm_cmd &= ~DMA_ENAB;
    515   1.1       cgd 		else
    516   1.6   thorpej 			dc->dm_flags |= DMAF_NOINTR;
    517   1.1       cgd 	}
    518   1.1       cgd #ifdef DEBUG
    519  1.11   thorpej 	if (dmadebug & DDB_IO) {
    520  1.15    scottr 		if (((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD)) ||
    521  1.15    scottr 		    ((dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD))) {
    522   1.9  christos 			printf("dmago: cmd %x, flags %x\n",
    523  1.39   tsutsui 			    dc->dm_cmd, dc->dm_flags);
    524  1.11   thorpej 			for (seg = 0; seg <= dc->dm_last; seg++)
    525  1.15    scottr 				printf("  %d: %d@%p\n", seg,
    526  1.11   thorpej 				    dc->dm_chain[seg].dc_count,
    527  1.11   thorpej 				    dc->dm_chain[seg].dc_addr);
    528   1.1       cgd 		}
    529  1.11   thorpej 	}
    530   1.1       cgd 	dmatimo[unit] = 1;
    531   1.1       cgd #endif
    532  1.19   thorpej 	DMA_ARM(sc, dc);
    533   1.1       cgd }
    534   1.1       cgd 
    535   1.1       cgd void
    536  1.31   thorpej dmastop(int unit)
    537   1.1       cgd {
    538  1.28  gmcgarry 	struct dma_softc *sc = dma_softc;
    539  1.13    scottr 	struct dma_channel *dc = &sc->sc_chan[unit];
    540   1.1       cgd 
    541   1.1       cgd #ifdef DEBUG
    542   1.1       cgd 	if (dmadebug & DDB_FOLLOW)
    543   1.9  christos 		printf("dmastop(%d)\n", unit);
    544   1.1       cgd 	dmatimo[unit] = 0;
    545   1.1       cgd #endif
    546   1.1       cgd 	DMA_CLEAR(dc);
    547  1.18   thorpej 
    548  1.18   thorpej #if defined(CACHE_HAVE_PAC) || defined(M68040)
    549   1.6   thorpej 	if (dc->dm_flags & DMAF_PCFLUSH) {
    550   1.1       cgd 		PCIA();
    551   1.6   thorpej 		dc->dm_flags &= ~DMAF_PCFLUSH;
    552   1.1       cgd 	}
    553   1.1       cgd #endif
    554  1.18   thorpej 
    555  1.18   thorpej #if defined(CACHE_HAVE_VAC)
    556   1.6   thorpej 	if (dc->dm_flags & DMAF_VCFLUSH) {
    557   1.1       cgd 		/*
    558   1.1       cgd 		 * 320/350s have VACs that may also need flushing.
    559   1.1       cgd 		 * In our case we only flush the supervisor side
    560   1.1       cgd 		 * because we know that if we are DMAing to user
    561   1.1       cgd 		 * space, the physical pages will also be mapped
    562   1.1       cgd 		 * in kernel space (via vmapbuf) and hence cache-
    563   1.1       cgd 		 * inhibited by the pmap module due to the multiple
    564   1.1       cgd 		 * mapping.
    565   1.1       cgd 		 */
    566   1.1       cgd 		DCIS();
    567   1.6   thorpej 		dc->dm_flags &= ~DMAF_VCFLUSH;
    568   1.1       cgd 	}
    569   1.1       cgd #endif
    570  1.18   thorpej 
    571   1.1       cgd 	/*
    572   1.1       cgd 	 * We may get this interrupt after a device service routine
    573   1.1       cgd 	 * has freed the dma channel.  So, ignore the intr if there's
    574   1.1       cgd 	 * nothing on the queue.
    575   1.1       cgd 	 */
    576  1.11   thorpej 	if (dc->dm_job != NULL)
    577  1.11   thorpej 		(*dc->dm_job->dq_done)(dc->dm_job->dq_softc);
    578   1.1       cgd }
    579   1.1       cgd 
    580  1.31   thorpej static int
    581  1.31   thorpej dmaintr(void *arg)
    582   1.1       cgd {
    583   1.7   thorpej 	struct dma_softc *sc = arg;
    584  1.13    scottr 	struct dma_channel *dc;
    585  1.13    scottr 	int i, stat;
    586   1.1       cgd 	int found = 0;
    587   1.1       cgd 
    588   1.1       cgd #ifdef DEBUG
    589   1.1       cgd 	if (dmadebug & DDB_FOLLOW)
    590   1.9  christos 		printf("dmaintr\n");
    591   1.1       cgd #endif
    592   1.6   thorpej 	for (i = 0; i < NDMACHAN; i++) {
    593   1.6   thorpej 		dc = &sc->sc_chan[i];
    594   1.1       cgd 		stat = DMA_STAT(dc);
    595   1.1       cgd 		if ((stat & DMA_INTR) == 0)
    596   1.1       cgd 			continue;
    597   1.1       cgd 		found++;
    598   1.1       cgd #ifdef DEBUG
    599   1.1       cgd 		if (dmadebug & DDB_IO) {
    600  1.15    scottr 			if (((dmadebug&DDB_WORD) && (dc->dm_cmd&DMA_WORD)) ||
    601  1.15    scottr 			    ((dmadebug&DDB_LWORD) && (dc->dm_cmd&DMA_LWORD)))
    602  1.39   tsutsui 			 	printf("dmaintr: flags %x unit %d stat %x "
    603  1.39   tsutsui 				    "next %d\n",
    604  1.39   tsutsui 				    dc->dm_flags, i, stat, dc->dm_cur + 1);
    605   1.1       cgd 		}
    606   1.1       cgd 		if (stat & DMA_ARMED)
    607  1.19   thorpej 			printf("dma channel %d: intr when armed\n", i);
    608   1.1       cgd #endif
    609  1.11   thorpej 		/*
    610  1.11   thorpej 		 * Load the next segemnt, or finish up if we're done.
    611  1.11   thorpej 		 */
    612  1.11   thorpej 		dc->dm_cur++;
    613  1.11   thorpej 		if (dc->dm_cur <= dc->dm_last) {
    614   1.1       cgd #ifdef DEBUG
    615   1.1       cgd 			dmatimo[i] = 1;
    616   1.1       cgd #endif
    617   1.1       cgd 			/*
    618  1.11   thorpej 			 * If we're the last segment, disable the
    619  1.11   thorpej 			 * completion interrupt, if necessary.
    620   1.1       cgd 			 */
    621   1.6   thorpej 			if (dc->dm_cur == dc->dm_last &&
    622   1.6   thorpej 			    (dc->dm_flags & DMAF_NOINTR))
    623   1.6   thorpej 				dc->dm_cmd &= ~DMA_ENAB;
    624   1.1       cgd 			DMA_CLEAR(dc);
    625  1.19   thorpej 			DMA_ARM(sc, dc);
    626   1.1       cgd 		} else
    627   1.1       cgd 			dmastop(i);
    628   1.1       cgd 	}
    629  1.34   tsutsui 	return found;
    630   1.1       cgd }
    631   1.1       cgd 
    632   1.1       cgd #ifdef DEBUG
    633  1.31   thorpej static void
    634  1.31   thorpej dmatimeout(void *arg)
    635   1.1       cgd {
    636  1.13    scottr 	int i, s;
    637   1.6   thorpej 	struct dma_softc *sc = arg;
    638   1.1       cgd 
    639   1.6   thorpej 	for (i = 0; i < NDMACHAN; i++) {
    640   1.1       cgd 		s = splbio();
    641   1.1       cgd 		if (dmatimo[i]) {
    642   1.1       cgd 			if (dmatimo[i] > 1)
    643  1.19   thorpej 				printf("dma channel %d timeout #%d\n",
    644  1.19   thorpej 				    i, dmatimo[i]-1);
    645   1.1       cgd 			dmatimo[i]++;
    646   1.1       cgd 		}
    647   1.1       cgd 		splx(s);
    648   1.1       cgd 	}
    649  1.25   thorpej 	callout_reset(&sc->sc_debug_ch, 30 * hz, dmatimeout, sc);
    650   1.1       cgd }
    651   1.1       cgd #endif
    652