dmareg.h revision 1.1 1 1.1 cgd /*
2 1.1 cgd * Copyright (c) 1982, 1990 The Regents of the University of California.
3 1.1 cgd * All rights reserved.
4 1.1 cgd *
5 1.1 cgd * Redistribution and use in source and binary forms, with or without
6 1.1 cgd * modification, are permitted provided that the following conditions
7 1.1 cgd * are met:
8 1.1 cgd * 1. Redistributions of source code must retain the above copyright
9 1.1 cgd * notice, this list of conditions and the following disclaimer.
10 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
11 1.1 cgd * notice, this list of conditions and the following disclaimer in the
12 1.1 cgd * documentation and/or other materials provided with the distribution.
13 1.1 cgd * 3. All advertising materials mentioning features or use of this software
14 1.1 cgd * must display the following acknowledgement:
15 1.1 cgd * This product includes software developed by the University of
16 1.1 cgd * California, Berkeley and its contributors.
17 1.1 cgd * 4. Neither the name of the University nor the names of its contributors
18 1.1 cgd * may be used to endorse or promote products derived from this software
19 1.1 cgd * without specific prior written permission.
20 1.1 cgd *
21 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
22 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
23 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
24 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
25 1.1 cgd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
26 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
27 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
28 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
29 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
30 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
31 1.1 cgd * SUCH DAMAGE.
32 1.1 cgd *
33 1.1 cgd * @(#)dmareg.h 7.3 (Berkeley) 5/7/91
34 1.1 cgd */
35 1.1 cgd
36 1.1 cgd /*
37 1.1 cgd * Hardware layout for the 98620[ABC]:
38 1.1 cgd * 98620A (old 320s?): byte/word DMA in up to 64K chunks
39 1.1 cgd * 98620B (320s only): 98620A with programmable IPL
40 1.1 cgd * 98620C (all others): byte/word/longword DMA in up to 4Gb chunks
41 1.1 cgd */
42 1.1 cgd #define v_char volatile char
43 1.1 cgd #define v_int volatile int
44 1.1 cgd #define vu_char volatile u_char
45 1.1 cgd #define vu_short volatile u_short
46 1.1 cgd #define vu_int volatile u_int
47 1.1 cgd
48 1.1 cgd struct dmaBdevice {
49 1.1 cgd v_char *dmaB_addr;
50 1.1 cgd vu_short dmaB_count;
51 1.1 cgd vu_short dmaB_cmd;
52 1.1 cgd #define dmaB_stat dmaB_cmd
53 1.1 cgd };
54 1.1 cgd
55 1.1 cgd struct dmadevice {
56 1.1 cgd v_char *dma_addr;
57 1.1 cgd vu_int dma_count;
58 1.1 cgd vu_short dma_cmd;
59 1.1 cgd vu_short dma_stat;
60 1.1 cgd };
61 1.1 cgd
62 1.1 cgd struct dmareg {
63 1.1 cgd struct dmaBdevice dma_Bchan0;
64 1.1 cgd struct dmaBdevice dma_Bchan1;
65 1.1 cgd /* the rest are 98620C specific */
66 1.1 cgd v_char dma_id[4];
67 1.1 cgd vu_char dma_cr;
68 1.1 cgd char dma_pad1[0xEB];
69 1.1 cgd struct dmadevice dma_chan0;
70 1.1 cgd char dma_pad2[0xF4];
71 1.1 cgd struct dmadevice dma_chan1;
72 1.1 cgd };
73 1.1 cgd
74 1.1 cgd #define NDMA 2
75 1.1 cgd
76 1.1 cgd /* intr level must be >= level of any device using dma. i.e., splbio */
77 1.1 cgd #define DMAINTLVL 5
78 1.1 cgd
79 1.1 cgd /* addresses */
80 1.1 cgd #define DMA_BASE IIOV(0x500000)
81 1.1 cgd
82 1.1 cgd /* command bits */
83 1.1 cgd #define DMA_ENAB 0x0001
84 1.1 cgd #define DMA_WORD 0x0002
85 1.1 cgd #define DMA_WRT 0x0004
86 1.1 cgd #define DMA_PRI 0x0008
87 1.1 cgd #define DMA_IPL(x) (((x) - 3) << 4)
88 1.1 cgd #define DMA_LWORD 0x0100
89 1.1 cgd #define DMA_START 0x8000
90 1.1 cgd
91 1.1 cgd /* status bits */
92 1.1 cgd #define DMA_ARMED 0x01
93 1.1 cgd #define DMA_INTR 0x02
94 1.1 cgd #define DMA_ACC 0x04
95 1.1 cgd #define DMA_HALT 0x08
96 1.1 cgd #define DMA_BERR 0x10
97 1.1 cgd #define DMA_ALIGN 0x20
98 1.1 cgd #define DMA_WRAP 0x40
99 1.1 cgd
100 1.1 cgd #ifdef KERNEL
101 1.1 cgd /*
102 1.1 cgd * Macros to attempt to hide the HW differences between the 98620B DMA
103 1.1 cgd * board and the 1TQ4-0401 DMA chip (68020C "board"). The latter
104 1.1 cgd * includes emulation registers for the former but you need to access
105 1.1 cgd * the "native-mode" registers directly in order to do 32-bit DMA.
106 1.1 cgd *
107 1.1 cgd * DMA_CLEAR: Clear interrupt on DMA board. We just use the
108 1.1 cgd * emulation registers on the 98620C as that is easiest.
109 1.1 cgd * DMA_STAT: Read status register. Again, we always read the
110 1.1 cgd * emulation register. Someday we might want to
111 1.1 cgd * look at the 98620C status to get the extended bits.
112 1.1 cgd * DMA_ARM: Load address, count and kick-off DMA.
113 1.1 cgd */
114 1.1 cgd #define DMA_CLEAR(dc) { v_int dmaclr = (int)dc->sc_Bhwaddr->dmaB_addr; }
115 1.1 cgd #define DMA_STAT(dc) dc->sc_Bhwaddr->dmaB_stat
116 1.1 cgd
117 1.1 cgd #if defined(HP320)
118 1.1 cgd #define DMA_ARM(dc) \
119 1.1 cgd if (dc->sc_type == DMA_B) { \
120 1.1 cgd register struct dmaBdevice *dma = dc->sc_Bhwaddr; \
121 1.1 cgd dma->dmaB_addr = dc->sc_cur->dc_addr; \
122 1.1 cgd dma->dmaB_count = dc->sc_cur->dc_count - 1; \
123 1.1 cgd dma->dmaB_cmd = dc->sc_cmd; \
124 1.1 cgd } else { \
125 1.1 cgd register struct dmadevice *dma = dc->sc_hwaddr; \
126 1.1 cgd dma->dma_addr = dc->sc_cur->dc_addr; \
127 1.1 cgd dma->dma_count = dc->sc_cur->dc_count - 1; \
128 1.1 cgd dma->dma_cmd = dc->sc_cmd; \
129 1.1 cgd }
130 1.1 cgd #else
131 1.1 cgd #define DMA_ARM(dc) \
132 1.1 cgd { \
133 1.1 cgd register struct dmadevice *dma = dc->sc_hwaddr; \
134 1.1 cgd dma->dma_addr = dc->sc_cur->dc_addr; \
135 1.1 cgd dma->dma_count = dc->sc_cur->dc_count - 1; \
136 1.1 cgd dma->dma_cmd = dc->sc_cmd; \
137 1.1 cgd }
138 1.1 cgd #endif
139 1.1 cgd #endif
140