Home | History | Annotate | Line # | Download | only in include
      1  1.8  thorpej /*	$NetBSD: cacheops_machdep.h,v 1.8 2023/12/27 17:35:34 thorpej Exp $	*/
      2  1.3      agc 
      3  1.3      agc /*
      4  1.3      agc  * Copyright (c) 1980, 1990, 1993
      5  1.3      agc  *	The Regents of the University of California.  All rights reserved.
      6  1.3      agc  *
      7  1.3      agc  * This code is derived from software contributed to Berkeley by
      8  1.3      agc  * the Systems Programming Group of the University of Utah Computer
      9  1.3      agc  * Science Department.
     10  1.3      agc  *
     11  1.3      agc  * Redistribution and use in source and binary forms, with or without
     12  1.3      agc  * modification, are permitted provided that the following conditions
     13  1.3      agc  * are met:
     14  1.3      agc  * 1. Redistributions of source code must retain the above copyright
     15  1.3      agc  *    notice, this list of conditions and the following disclaimer.
     16  1.3      agc  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.3      agc  *    notice, this list of conditions and the following disclaimer in the
     18  1.3      agc  *    documentation and/or other materials provided with the distribution.
     19  1.3      agc  * 3. Neither the name of the University nor the names of its contributors
     20  1.3      agc  *    may be used to endorse or promote products derived from this software
     21  1.3      agc  *    without specific prior written permission.
     22  1.3      agc  *
     23  1.3      agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24  1.3      agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25  1.3      agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26  1.3      agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27  1.3      agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28  1.3      agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29  1.3      agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30  1.3      agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31  1.3      agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32  1.3      agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33  1.3      agc  * SUCH DAMAGE.
     34  1.3      agc  */
     35  1.1      chs 
     36  1.1      chs /*
     37  1.1      chs  * Copyright (c) 1994, 1995 Gordon W. Ross
     38  1.1      chs  * Copyright (c) 1988 University of Utah.
     39  1.1      chs  *
     40  1.1      chs  * This code is derived from software contributed to Berkeley by
     41  1.1      chs  * the Systems Programming Group of the University of Utah Computer
     42  1.1      chs  * Science Department.
     43  1.1      chs  *
     44  1.1      chs  * Redistribution and use in source and binary forms, with or without
     45  1.1      chs  * modification, are permitted provided that the following conditions
     46  1.1      chs  * are met:
     47  1.1      chs  * 1. Redistributions of source code must retain the above copyright
     48  1.1      chs  *    notice, this list of conditions and the following disclaimer.
     49  1.1      chs  * 2. Redistributions in binary form must reproduce the above copyright
     50  1.1      chs  *    notice, this list of conditions and the following disclaimer in the
     51  1.1      chs  *    documentation and/or other materials provided with the distribution.
     52  1.1      chs  * 3. All advertising materials mentioning features or use of this software
     53  1.1      chs  *    must display the following acknowledgement:
     54  1.1      chs  *	This product includes software developed by the University of
     55  1.1      chs  *	California, Berkeley and its contributors.
     56  1.1      chs  * 4. Neither the name of the University nor the names of its contributors
     57  1.1      chs  *    may be used to endorse or promote products derived from this software
     58  1.1      chs  *    without specific prior written permission.
     59  1.1      chs  *
     60  1.1      chs  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     61  1.1      chs  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     62  1.1      chs  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     63  1.1      chs  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     64  1.1      chs  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     65  1.1      chs  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     66  1.1      chs  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     67  1.1      chs  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     68  1.1      chs  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     69  1.1      chs  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     70  1.1      chs  * SUCH DAMAGE.
     71  1.1      chs  */
     72  1.1      chs 
     73  1.1      chs #ifndef _HP300_CACHEOPS_MACHDEP_H_
     74  1.1      chs #define	_HP300_CACHEOPS_MACHDEP_H_
     75  1.1      chs 
     76  1.8  thorpej #include <machine/fcode.h>
     77  1.8  thorpej 
     78  1.1      chs extern vaddr_t MMUbase;
     79  1.1      chs 
     80  1.7    perry static __inline int __attribute__((__unused__))
     81  1.1      chs DCIA_md(void)
     82  1.1      chs {
     83  1.1      chs 	volatile int *ip = (void *)(MMUbase + MMUCMD);
     84  1.1      chs 
     85  1.1      chs 	if (ectype != EC_VIRT) {
     86  1.1      chs 		return 0;
     87  1.1      chs 	}
     88  1.1      chs 
     89  1.1      chs 	*ip &= ~MMU_CEN;
     90  1.1      chs 	*ip |= MMU_CEN;
     91  1.1      chs 	return 1;
     92  1.1      chs }
     93  1.1      chs 
     94  1.7    perry static __inline int __attribute__((__unused__))
     95  1.1      chs DCIS_md(void)
     96  1.1      chs {
     97  1.1      chs 	volatile int *ip = (void *)(MMUbase + MMUSSTP);
     98  1.1      chs 
     99  1.1      chs 	if (ectype != EC_VIRT) {
    100  1.1      chs 		return 0;
    101  1.1      chs 	}
    102  1.1      chs 
    103  1.1      chs 	*ip = *ip;
    104  1.1      chs 	return 1;
    105  1.1      chs }
    106  1.1      chs 
    107  1.7    perry static __inline int __attribute__((__unused__))
    108  1.1      chs DCIU_md(void)
    109  1.1      chs {
    110  1.1      chs 	volatile int *ip = (void *)(MMUbase + MMUUSTP);
    111  1.1      chs 
    112  1.1      chs 	if (ectype != EC_VIRT) {
    113  1.1      chs 		return 0;
    114  1.1      chs 	}
    115  1.1      chs 
    116  1.1      chs 	*ip = *ip;
    117  1.1      chs 	return 1;
    118  1.1      chs }
    119  1.1      chs 
    120  1.7    perry static __inline int __attribute__((__unused__))
    121  1.1      chs PCIA_md(void)
    122  1.1      chs {
    123  1.1      chs 	volatile int *ip = (void *)(MMUbase + MMUCMD);
    124  1.1      chs 
    125  1.1      chs 	if (ectype != EC_PHYS || cputype != CPU_68030) {
    126  1.1      chs 		return 0;
    127  1.1      chs 	}
    128  1.1      chs 
    129  1.1      chs 	*ip &= ~MMU_CEN;
    130  1.1      chs 	*ip |= MMU_CEN;
    131  1.1      chs 
    132  1.1      chs 	/*
    133  1.1      chs 	 * only some '030 models (345/370/375/400) have external PAC,
    134  1.1      chs 	 * so we need to do the standard flushing as well.
    135  1.1      chs 	 */
    136  1.1      chs 
    137  1.1      chs 	return 0;
    138  1.1      chs }
    139  1.1      chs 
    140  1.7    perry static __inline int __attribute__((__unused__))
    141  1.1      chs TBIA_md(void)
    142  1.1      chs {
    143  1.1      chs 	volatile int *ip = (void *)(MMUbase + MMUTBINVAL);
    144  1.1      chs 
    145  1.1      chs 	if (mmutype != MMU_HP) {
    146  1.1      chs 		return 0;
    147  1.1      chs 	}
    148  1.1      chs 
    149  1.1      chs 	(void) *ip;
    150  1.1      chs 	return 1;
    151  1.1      chs }
    152  1.1      chs 
    153  1.7    perry static __inline int __attribute__((__unused__))
    154  1.1      chs TBIS_md(vaddr_t va)
    155  1.1      chs {
    156  1.4       cl 	register vaddr_t r_va __asm("%a1") = va;
    157  1.1      chs 	int s;
    158  1.1      chs 
    159  1.1      chs 	if (mmutype != MMU_HP) {
    160  1.1      chs 		return 0;
    161  1.1      chs 	}
    162  1.1      chs 
    163  1.1      chs 	s = splhigh();
    164  1.6    perry 	__asm volatile (" movc   %0, %%dfc;"	/* select purge space */
    165  1.1      chs 			  " movsl  %3, %1@;"	/* purge it */
    166  1.1      chs 			  " movc   %2, %%dfc;"
    167  1.1      chs 			  : : "r" (FC_PURGE), "a" (r_va), "r" (FC_USERD),
    168  1.1      chs 			  "r" (0));
    169  1.1      chs 	splx(s);
    170  1.1      chs 	return 1;
    171  1.1      chs }
    172  1.1      chs 
    173  1.7    perry static __inline int __attribute__((__unused__))
    174  1.1      chs TBIAS_md(void)
    175  1.1      chs {
    176  1.1      chs 	volatile int *ip = (void *)(MMUbase + MMUTBINVAL);
    177  1.1      chs 
    178  1.1      chs 	if (mmutype != MMU_HP) {
    179  1.1      chs 		return 0;
    180  1.1      chs 	}
    181  1.1      chs 
    182  1.1      chs 	*ip = 0x8000;
    183  1.1      chs 	return 1;
    184  1.1      chs }
    185  1.1      chs 
    186  1.7    perry static __inline int __attribute__((__unused__))
    187  1.1      chs TBIAU_md(void)
    188  1.1      chs {
    189  1.1      chs 	volatile int *ip = (void *)(MMUbase + MMUTBINVAL);
    190  1.1      chs 
    191  1.1      chs 	if (mmutype != MMU_HP) {
    192  1.1      chs 		return 0;
    193  1.1      chs 	}
    194  1.1      chs 
    195  1.1      chs 	*ip = 0;
    196  1.1      chs 	return 1;
    197  1.1      chs }
    198  1.1      chs #endif /* _HP300_CACHEOPS_MACHDEP_H_ */
    199