cpu.h revision 1.7 1 /*
2 * Copyright (c) 1988 University of Utah.
3 * Copyright (c) 1982, 1990 The Regents of the University of California.
4 * All rights reserved.
5 *
6 * This code is derived from software contributed to Berkeley by
7 * the Systems Programming Group of the University of Utah Computer
8 * Science Department.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the University of
21 * California, Berkeley and its contributors.
22 * 4. Neither the name of the University nor the names of its contributors
23 * may be used to endorse or promote products derived from this software
24 * without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 * SUCH DAMAGE.
37 *
38 * from: Utah Hdr: cpu.h 1.16 91/03/25
39 * from: @(#)cpu.h 7.7 (Berkeley) 6/27/91
40 * $Id: cpu.h,v 1.7 1994/05/17 10:30:33 cgd Exp $
41 */
42
43 /*
44 * Exported definitions unique to hp300/68k cpu support.
45 */
46
47 /*
48 * definitions of cpu-dependent requirements
49 * referenced in generic code
50 */
51 #define COPY_SIGCODE /* copy sigcode above user stack in exec */
52
53 /*
54 * function vs. inline configuration;
55 * these are defined to get generic functions
56 * rather than inline or machine-dependent implementations
57 */
58 #define NEED_MINMAX /* need {,i,l,ul}{min,max} functions */
59 #undef NEED_FFS /* don't need ffs function */
60 #undef NEED_BCMP /* don't need bcmp function */
61 #undef NEED_STRLEN /* don't need strlen function */
62
63 #define cpu_exec(p) /* nothing */
64 #define cpu_wait(p) /* nothing */
65 #define cpu_swapin(p) /* nothing */
66
67 /*
68 * Arguments to hardclock, softclock and gatherstats
69 * encapsulate the previous machine state in an opaque
70 * clockframe; for hp300, use just what the hardware
71 * leaves on the stack.
72 */
73 struct clockframe {
74 int ps;
75 int pc;
76 };
77
78 #define CLKF_USERMODE(frame) (((frame)->ps & PSL_S) == 0)
79 #define CLKF_BASEPRI(frame) (((frame)->ps & PSL_IPL7) == 0)
80 #define CLKF_PC(frame) ((frame)->pc)
81 #define CLKF_INTR(frame) (0) /* XXX */
82
83
84 /*
85 * Preempt the current process if in interrupt from user mode,
86 * or after the current trap/syscall if in system mode.
87 */
88 #define need_resched() { want_resched++; aston(); }
89
90 /*
91 * Give a profiling tick to the current process from the softclock
92 * interrupt. On hp300, request an ast to send us through trap(),
93 * marking the proc as needing a profiling tick.
94 */
95 #define profile_tick(p, framep) { (p)->p_flag |= P_OWEUPC; aston(); }
96 #define need_proftick(p) { (p)->p_flag |= P_OWEUPC; aston(); }
97
98 /*
99 * Notify the current process (p) that it has a signal pending,
100 * process as soon as possible.
101 */
102 #define signotify(p) aston()
103
104 #define aston() (astpending++)
105
106 int astpending; /* need to trap before returning to user mode */
107 int want_resched; /* resched() was called */
108
109
110 /*
111 * simulated software interrupt register
112 */
113 extern unsigned char ssir;
114
115 #define SIR_NET 0x1
116 #define SIR_CLOCK 0x2
117
118 #define siroff(x) ssir &= ~(x)
119 #define setsoftnet() ssir |= SIR_NET
120 #define setsoftclock() ssir |= SIR_CLOCK
121
122 /*
123 * CTL_MACHDEP definitions.
124 */
125 #define CPU_CONSDEV 1 /* dev_t: console terminal device */
126 #define CPU_MAXID 2 /* number of valid machdep ids */
127
128 #define CTL_MACHDEP_NAMES { \
129 { 0, 0 }, \
130 { "console_device", CTLTYPE_STRUCT }, \
131 }
132
133 /*
134 * The rest of this should probably be moved to ../hp300/hp300cpu.h,
135 * although some of it could probably be put into generic 68k headers.
136 */
137
138 /* values for machineid */
139 #define HP_320 0 /* 16Mhz 68020+HP MMU+16K external cache */
140 #define HP_330 1 /* 16Mhz 68020+68851 MMU */
141 #define HP_350 2 /* 25Mhz 68020+HP MMU+32K external cache */
142 #define HP_360 3 /* 25Mhz 68030 */
143 #define HP_370 4 /* 33Mhz 68030+64K external cache */
144 #define HP_340 5 /* 16Mhz 68030 */
145 #define HP_375 6 /* 50Mhz 68030+32K external cache */
146
147 /* values for mmutype (assigned for quick testing) */
148 #define MMU_68030 -1 /* 68030 on-chip subset of 68851 */
149 #define MMU_HP 0 /* HP proprietary */
150 #define MMU_68851 1 /* Motorola 68851 */
151
152 /* values for ectype */
153 #define EC_PHYS -1 /* external physical address cache */
154 #define EC_NONE 0 /* no external cache */
155 #define EC_VIRT 1 /* external virtual address cache */
156
157 /* values for cpuspeed (not really related to clock speed due to caches) */
158 #define MHZ_8 1
159 #define MHZ_16 2
160 #define MHZ_25 3
161 #define MHZ_33 4
162 #define MHZ_50 6
163
164 #ifdef KERNEL
165 extern int machineid, mmutype, ectype;
166 extern char *intiobase, *intiolimit;
167 #endif
168
169 /* physical memory sections */
170 #define ROMBASE (0x00000000)
171 #define INTIOBASE (0x00400000)
172 #define INTIOTOP (0x00600000)
173 #define EXTIOBASE (0x00600000)
174 #define EXTIOTOP (0x20000000)
175 #define MAXADDR (0xFFFFF000)
176
177 /*
178 * Internal IO space:
179 *
180 * Ranges from 0x400000 to 0x600000 (IIOMAPSIZE).
181 *
182 * Internal IO space is mapped in the kernel from ``intiobase'' to
183 * ``intiolimit'' (defined in locore.s). Since it is always mapped,
184 * conversion between physical and kernel virtual addresses is easy.
185 */
186 #define ISIIOVA(va) \
187 ((char *)(va) >= intiobase && (char *)(va) < intiolimit)
188 #define IIOV(pa) ((int)(pa)-INTIOBASE+(int)intiobase)
189 #define IIOP(va) ((int)(va)-(int)intiobase+INTIOBASE)
190 #define IIOPOFF(pa) ((int)(pa)-INTIOBASE)
191 #define IIOMAPSIZE btoc(INTIOTOP-INTIOBASE) /* 2mb */
192
193 /*
194 * External IO space:
195 *
196 * DIO ranges from select codes 0-63 at physical addresses given by:
197 * 0x600000 + (sc - 32) * 0x10000
198 * DIO cards are addressed in the range 0-31 [0x600000-0x800000) for
199 * their control space and the remaining areas, [0x200000-0x400000) and
200 * [0x800000-0x1000000), are for additional space required by a card;
201 * e.g. a display framebuffer.
202 *
203 * DIO-II ranges from select codes 132-255 at physical addresses given by:
204 * 0x1000000 + (sc - 132) * 0x400000
205 * The address range of DIO-II space is thus [0x1000000-0x20000000).
206 *
207 * DIO/DIO-II space is too large to map in its entirety, instead devices
208 * are mapped into kernel virtual address space allocated from a range
209 * of EIOMAPSIZE pages (vmparam.h) starting at ``extiobase''.
210 */
211 #define DIOBASE (0x600000)
212 #define DIOTOP (0x1000000)
213 #define DIOCSIZE (0x10000)
214 #define DIOIIBASE (0x01000000)
215 #define DIOIITOP (0x20000000)
216 #define DIOIICSIZE (0x00400000)
217
218 /*
219 * HP MMU
220 */
221 #define MMUBASE IIOPOFF(0x5F4000)
222 #define MMUSSTP 0x0
223 #define MMUUSTP 0x4
224 #define MMUTBINVAL 0x8
225 #define MMUSTAT 0xC
226 #define MMUCMD MMUSTAT
227
228 #define MMU_UMEN 0x0001 /* enable user mapping */
229 #define MMU_SMEN 0x0002 /* enable supervisor mapping */
230 #define MMU_CEN 0x0004 /* enable data cache */
231 #define MMU_BERR 0x0008 /* bus error */
232 #define MMU_IEN 0x0020 /* enable instruction cache */
233 #define MMU_FPE 0x0040 /* enable 68881 FP coprocessor */
234 #define MMU_WPF 0x2000 /* write protect fault */
235 #define MMU_PF 0x4000 /* page fault */
236 #define MMU_PTF 0x8000 /* page table fault */
237
238 #define MMU_FAULT (MMU_PTF|MMU_PF|MMU_WPF|MMU_BERR)
239 #define MMU_ENAB (MMU_UMEN|MMU_SMEN|MMU_IEN|MMU_FPE)
240
241 /*
242 * 68851 and 68030 MMU
243 */
244 #define PMMU_LVLMASK 0x0007
245 #define PMMU_INV 0x0400
246 #define PMMU_WP 0x0800
247 #define PMMU_ALV 0x1000
248 #define PMMU_SO 0x2000
249 #define PMMU_LV 0x4000
250 #define PMMU_BE 0x8000
251 #define PMMU_FAULT (PMMU_WP|PMMU_INV)
252
253 /* 680X0 function codes */
254 #define FC_USERD 1 /* user data space */
255 #define FC_USERP 2 /* user program space */
256 #define FC_PURGE 3 /* HPMMU: clear TLB entries */
257 #define FC_SUPERD 5 /* supervisor data space */
258 #define FC_SUPERP 6 /* supervisor program space */
259 #define FC_CPU 7 /* CPU space */
260
261 /* fields in the 68020 cache control register */
262 #define IC_ENABLE 0x0001 /* enable instruction cache */
263 #define IC_FREEZE 0x0002 /* freeze instruction cache */
264 #define IC_CE 0x0004 /* clear instruction cache entry */
265 #define IC_CLR 0x0008 /* clear entire instruction cache */
266
267 /* additional fields in the 68030 cache control register */
268 #define IC_BE 0x0010 /* instruction burst enable */
269 #define DC_ENABLE 0x0100 /* data cache enable */
270 #define DC_FREEZE 0x0200 /* data cache freeze */
271 #define DC_CE 0x0400 /* clear data cache entry */
272 #define DC_CLR 0x0800 /* clear entire data cache */
273 #define DC_BE 0x1000 /* data burst enable */
274 #define DC_WA 0x2000 /* write allocate */
275
276 #define CACHE_ON (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
277 #define CACHE_OFF (DC_CLR|IC_CLR)
278 #define CACHE_CLR (CACHE_ON)
279 #define IC_CLEAR (DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
280 #define DC_CLEAR (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
281