cpu.h revision 1.8 1 /*
2 * Copyright (c) 1988 University of Utah.
3 * Copyright (c) 1982, 1990, 1993
4 * The Regents of the University of California. All rights reserved.
5 *
6 * This code is derived from software contributed to Berkeley by
7 * the Systems Programming Group of the University of Utah Computer
8 * Science Department.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the University of
21 * California, Berkeley and its contributors.
22 * 4. Neither the name of the University nor the names of its contributors
23 * may be used to endorse or promote products derived from this software
24 * without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 * SUCH DAMAGE.
37 *
38 * from: Utah $Hdr: cpu.h 1.16 91/03/25$
39 *
40 * from: @(#)cpu.h 8.4 (Berkeley) 1/5/94
41 * $Id: cpu.h,v 1.8 1994/05/23 06:21:18 mycroft Exp $
42 */
43
44 /*
45 * Exported definitions unique to hp300/68k cpu support.
46 */
47
48 /*
49 * definitions of cpu-dependent requirements
50 * referenced in generic code
51 */
52 #define COPY_SIGCODE /* copy sigcode above user stack in exec */
53
54 #define cpu_exec(p) /* nothing */
55 #define cpu_swapin(p) /* nothing */
56 #define cpu_wait(p) /* nothing */
57 #define cpu_setstack(p, ap) (p)->p_md.md_regs[SP] = ap
58 #define cpu_set_init_frame(p, fp) (p)->p_md.md_regs = fp
59
60 /*
61 * Arguments to hardclock and gatherstats encapsulate the previous
62 * machine state in an opaque clockframe. One the hp300, we use
63 * what the hardware pushes on an interrupt (frame format 0).
64 */
65 struct clockframe {
66 u_short sr; /* sr at time of interrupt */
67 u_long pc; /* pc at time of interrupt */
68 u_short vo; /* vector offset (4-word frame) */
69 };
70
71 #define CLKF_USERMODE(framep) (((framep)->sr & PSL_S) == 0)
72 #define CLKF_BASEPRI(framep) (((framep)->sr & PSL_IPL) == 0)
73 #define CLKF_PC(framep) ((framep)->pc)
74 #if 0
75 /* We would like to do it this way... */
76 #define CLKF_INTR(framep) (((framep)->sr & PSL_M) == 0)
77 #else
78 /* but until we start using PSL_M, we have to do this instead */
79 #define CLKF_INTR(framep) (0) /* XXX */
80 #endif
81
82
83 /*
84 * Preempt the current process if in interrupt from user mode,
85 * or after the current trap/syscall if in system mode.
86 */
87 #define need_resched() { want_resched++; aston(); }
88
89 /*
90 * Give a profiling tick to the current process when the user profiling
91 * buffer pages are invalid. On the hp300, request an ast to send us
92 * through trap, marking the proc as needing a profiling tick.
93 */
94 #define need_proftick(p) { (p)->p_flag |= P_OWEUPC; aston(); }
95
96 /*
97 * Notify the current process (p) that it has a signal pending,
98 * process as soon as possible.
99 */
100 #define signotify(p) aston()
101
102 #define aston() (astpending++)
103
104 int astpending; /* need to trap before returning to user mode */
105 int want_resched; /* resched() was called */
106
107
108 /*
109 * simulated software interrupt register
110 */
111 extern unsigned char ssir;
112
113 #define SIR_NET 0x1
114 #define SIR_CLOCK 0x2
115
116 #define siroff(x) ssir &= ~(x)
117 #define setsoftnet() ssir |= SIR_NET
118 #define setsoftclock() ssir |= SIR_CLOCK
119
120 /*
121 * CTL_MACHDEP definitions.
122 */
123 #define CPU_CONSDEV 1 /* dev_t: console terminal device */
124 #define CPU_MAXID 2 /* number of valid machdep ids */
125
126 #define CTL_MACHDEP_NAMES { \
127 { 0, 0 }, \
128 { "console_device", CTLTYPE_STRUCT }, \
129 }
130
131 /*
132 * The rest of this should probably be moved to ../hp300/hp300cpu.h,
133 * although some of it could probably be put into generic 68k headers.
134 */
135
136 /* values for machineid */
137 #define HP_320 0 /* 16Mhz 68020+HP MMU+16K external cache */
138 #define HP_330 1 /* 16Mhz 68020+68851 MMU */
139 #define HP_350 2 /* 25Mhz 68020+HP MMU+32K external cache */
140 #define HP_360 3 /* 25Mhz 68030 */
141 #define HP_370 4 /* 33Mhz 68030+64K external cache */
142 #define HP_340 5 /* 16Mhz 68030 */
143 #define HP_375 6 /* 50Mhz 68030+32K external cache */
144 #define HP_380 7 /* 25Mhz 68040 */
145 #define HP_433 8 /* 33Mhz 68040 */
146
147 /* values for mmutype (assigned for quick testing) */
148 #define MMU_68040 -2 /* 68040 on-chip MMU */
149 #define MMU_68030 -1 /* 68030 on-chip subset of 68851 */
150 #define MMU_HP 0 /* HP proprietary */
151 #define MMU_68851 1 /* Motorola 68851 */
152
153 /* values for ectype */
154 #define EC_PHYS -1 /* external physical address cache */
155 #define EC_NONE 0 /* no external cache */
156 #define EC_VIRT 1 /* external virtual address cache */
157
158 /* values for cpuspeed (not really related to clock speed due to caches) */
159 #define MHZ_8 1
160 #define MHZ_16 2
161 #define MHZ_25 3
162 #define MHZ_33 4
163 #define MHZ_50 6
164
165 #ifdef KERNEL
166 extern int machineid, mmutype, ectype;
167 extern char *intiobase, *intiolimit;
168
169 /* what is this supposed to do? i.e. how is it different than startrtclock? */
170 #define enablertclock()
171
172 #endif
173
174 /* physical memory sections */
175 #define ROMBASE (0x00000000)
176 #define INTIOBASE (0x00400000)
177 #define INTIOTOP (0x00600000)
178 #define EXTIOBASE (0x00600000)
179 #define EXTIOTOP (0x20000000)
180 #define MAXADDR (0xFFFFF000)
181
182 /*
183 * Internal IO space:
184 *
185 * Ranges from 0x400000 to 0x600000 (IIOMAPSIZE).
186 *
187 * Internal IO space is mapped in the kernel from ``intiobase'' to
188 * ``intiolimit'' (defined in locore.s). Since it is always mapped,
189 * conversion between physical and kernel virtual addresses is easy.
190 */
191 #define ISIIOVA(va) \
192 ((char *)(va) >= intiobase && (char *)(va) < intiolimit)
193 #define IIOV(pa) ((int)(pa)-INTIOBASE+(int)intiobase)
194 #define IIOP(va) ((int)(va)-(int)intiobase+INTIOBASE)
195 #define IIOPOFF(pa) ((int)(pa)-INTIOBASE)
196 #define IIOMAPSIZE btoc(INTIOTOP-INTIOBASE) /* 2mb */
197
198 /*
199 * External IO space:
200 *
201 * DIO ranges from select codes 0-63 at physical addresses given by:
202 * 0x600000 + (sc - 32) * 0x10000
203 * DIO cards are addressed in the range 0-31 [0x600000-0x800000) for
204 * their control space and the remaining areas, [0x200000-0x400000) and
205 * [0x800000-0x1000000), are for additional space required by a card;
206 * e.g. a display framebuffer.
207 *
208 * DIO-II ranges from select codes 132-255 at physical addresses given by:
209 * 0x1000000 + (sc - 132) * 0x400000
210 * The address range of DIO-II space is thus [0x1000000-0x20000000).
211 *
212 * DIO/DIO-II space is too large to map in its entirety, instead devices
213 * are mapped into kernel virtual address space allocated from a range
214 * of EIOMAPSIZE pages (vmparam.h) starting at ``extiobase''.
215 */
216 #define DIOBASE (0x600000)
217 #define DIOTOP (0x1000000)
218 #define DIOCSIZE (0x10000)
219 #define DIOIIBASE (0x01000000)
220 #define DIOIITOP (0x20000000)
221 #define DIOIICSIZE (0x00400000)
222
223 /*
224 * HP MMU
225 */
226 #define MMUBASE IIOPOFF(0x5F4000)
227 #define MMUSSTP 0x0
228 #define MMUUSTP 0x4
229 #define MMUTBINVAL 0x8
230 #define MMUSTAT 0xC
231 #define MMUCMD MMUSTAT
232
233 #define MMU_UMEN 0x0001 /* enable user mapping */
234 #define MMU_SMEN 0x0002 /* enable supervisor mapping */
235 #define MMU_CEN 0x0004 /* enable data cache */
236 #define MMU_BERR 0x0008 /* bus error */
237 #define MMU_IEN 0x0020 /* enable instruction cache */
238 #define MMU_FPE 0x0040 /* enable 68881 FP coprocessor */
239 #define MMU_WPF 0x2000 /* write protect fault */
240 #define MMU_PF 0x4000 /* page fault */
241 #define MMU_PTF 0x8000 /* page table fault */
242
243 #define MMU_FAULT (MMU_PTF|MMU_PF|MMU_WPF|MMU_BERR)
244 #define MMU_ENAB (MMU_UMEN|MMU_SMEN|MMU_IEN|MMU_FPE)
245
246 /*
247 * 68851 and 68030 MMU
248 */
249 #define PMMU_LVLMASK 0x0007
250 #define PMMU_INV 0x0400
251 #define PMMU_WP 0x0800
252 #define PMMU_ALV 0x1000
253 #define PMMU_SO 0x2000
254 #define PMMU_LV 0x4000
255 #define PMMU_BE 0x8000
256 #define PMMU_FAULT (PMMU_WP|PMMU_INV)
257
258 /*
259 * 68040 MMU
260 */
261 #define MMU4_RES 0x001
262 #define MMU4_TTR 0x002
263 #define MMU4_WP 0x004
264 #define MMU4_MOD 0x010
265 #define MMU4_CMMASK 0x060
266 #define MMU4_SUP 0x080
267 #define MMU4_U0 0x100
268 #define MMU4_U1 0x200
269 #define MMU4_GLB 0x400
270 #define MMU4_BE 0x800
271
272 /* 680X0 function codes */
273 #define FC_USERD 1 /* user data space */
274 #define FC_USERP 2 /* user program space */
275 #define FC_PURGE 3 /* HPMMU: clear TLB entries */
276 #define FC_SUPERD 5 /* supervisor data space */
277 #define FC_SUPERP 6 /* supervisor program space */
278 #define FC_CPU 7 /* CPU space */
279
280 /* fields in the 68020 cache control register */
281 #define IC_ENABLE 0x0001 /* enable instruction cache */
282 #define IC_FREEZE 0x0002 /* freeze instruction cache */
283 #define IC_CE 0x0004 /* clear instruction cache entry */
284 #define IC_CLR 0x0008 /* clear entire instruction cache */
285
286 /* additional fields in the 68030 cache control register */
287 #define IC_BE 0x0010 /* instruction burst enable */
288 #define DC_ENABLE 0x0100 /* data cache enable */
289 #define DC_FREEZE 0x0200 /* data cache freeze */
290 #define DC_CE 0x0400 /* clear data cache entry */
291 #define DC_CLR 0x0800 /* clear entire data cache */
292 #define DC_BE 0x1000 /* data burst enable */
293 #define DC_WA 0x2000 /* write allocate */
294
295 #define CACHE_ON (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
296 #define CACHE_OFF (DC_CLR|IC_CLR)
297 #define CACHE_CLR (CACHE_ON)
298 #define IC_CLEAR (DC_WA|DC_BE|DC_ENABLE|IC_BE|IC_CLR|IC_ENABLE)
299 #define DC_CLEAR (DC_WA|DC_BE|DC_CLR|DC_ENABLE|IC_BE|IC_ENABLE)
300
301 /* 68040 cache control register */
302 #define IC4_ENABLE 0x8000 /* instruction cache enable bit */
303 #define DC4_ENABLE 0x80000000 /* data cache enable bit */
304
305 #define CACHE4_ON (IC4_ENABLE|DC4_ENABLE)
306 #define CACHE4_OFF (0)
307