Home | History | Annotate | Line # | Download | only in mips
mips_arch.h revision 1.4.70.1
      1  1.4.70.1  keiichi /* -*-C++-*-	$NetBSD: mips_arch.h,v 1.4.70.1 2008/03/24 07:14:57 keiichi Exp $	*/
      2       1.1      uch 
      3       1.1      uch /*-
      4       1.1      uch  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5       1.1      uch  * All rights reserved.
      6       1.1      uch  *
      7       1.1      uch  * This code is derived from software contributed to The NetBSD Foundation
      8       1.1      uch  * by UCHIYAMA Yasushi.
      9       1.1      uch  *
     10       1.1      uch  * Redistribution and use in source and binary forms, with or without
     11       1.1      uch  * modification, are permitted provided that the following conditions
     12       1.1      uch  * are met:
     13       1.1      uch  * 1. Redistributions of source code must retain the above copyright
     14       1.1      uch  *    notice, this list of conditions and the following disclaimer.
     15       1.1      uch  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1      uch  *    notice, this list of conditions and the following disclaimer in the
     17       1.1      uch  *    documentation and/or other materials provided with the distribution.
     18       1.1      uch  * 3. All advertising materials mentioning features or use of this software
     19       1.1      uch  *    must display the following acknowledgement:
     20       1.1      uch  *        This product includes software developed by the NetBSD
     21       1.1      uch  *        Foundation, Inc. and its contributors.
     22       1.1      uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.1      uch  *    contributors may be used to endorse or promote products derived
     24       1.1      uch  *    from this software without specific prior written permission.
     25       1.1      uch  *
     26       1.1      uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.1      uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.1      uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.1      uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.1      uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.1      uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.1      uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.1      uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.1      uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.1      uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.1      uch  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1      uch  */
     38       1.1      uch 
     39       1.1      uch #ifndef _HPCBOOT_MIPS_ARCH_H_
     40       1.3      uch #define	_HPCBOOT_MIPS_ARCH_H_
     41       1.1      uch 
     42       1.1      uch #include <hpcboot.h>
     43       1.1      uch #include <arch.h>
     44       1.1      uch 
     45       1.1      uch class Console;
     46       1.1      uch 
     47       1.1      uch class MIPSArchitecture : public Architecture {
     48       1.1      uch protected:
     49       1.1      uch 	typedef void(*boot_func_t)(struct BootArgs *, struct PageTag *);
     50       1.1      uch 
     51       1.1      uch 	int _kmode;
     52       1.1      uch 	boot_func_t _boot_func;
     53       1.1      uch 
     54       1.1      uch public:
     55       1.1      uch 	MIPSArchitecture(Console *&, MemoryManager *&);
     56       1.1      uch 	virtual ~MIPSArchitecture(void);
     57       1.1      uch 
     58       1.1      uch 	virtual BOOL init(void);
     59       1.1      uch 	BOOL setupLoader(void);
     60       1.1      uch 	virtual void systemInfo(void);
     61       1.1      uch 	virtual void cacheFlush(void) = 0;
     62  1.4.70.1  keiichi 	void jump(paddr_t info, paddr_t pvec);
     63       1.1      uch };
     64       1.1      uch 
     65       1.3      uch #define	DI()								\
     66       1.1      uch   __asm(".set noreorder;"						\
     67       1.1      uch 	 "nop;"								\
     68       1.1      uch 	 "mtc0	zero, $12;"						\
     69       1.1      uch 	 "nop;nop;nop;" /* CP0 hazard for R4000 */			\
     70       1.1      uch 	 ".set reorder")
     71       1.1      uch 
     72       1.3      uch #define	GET_SR(x)							\
     73       1.1      uch   __asm(".set noreorder;"						\
     74       1.1      uch 	 "mfc0	t0, $12;"						\
     75       1.1      uch 	 "sw	t0,(%0);"						\
     76       1.1      uch 	 ".set reorder", &(x));
     77       1.1      uch 
     78       1.3      uch #define	SET_SR(x)							\
     79       1.1      uch   __asm(".set noreorder;"						\
     80       1.1      uch 	 "lw	t0,(%0);"						\
     81       1.1      uch 	 "nop;"								\
     82       1.1      uch 	 "mtc0	t0, $12;"						\
     83       1.1      uch 	 "nop;nop;nop;" /* CP0 hazard for R4000 */			\
     84       1.1      uch 	 ".set reorder", &(x));
     85       1.1      uch 
     86       1.3      uch /*
     87       1.1      uch  * 2nd-bootloader.  make sure that PIC and its size is lower than page size.
     88       1.1      uch  * and can't call subroutine.
     89       1.1      uch  * naked funciton can't use stack. if you want to use, remove its declare.
     90       1.1      uch  * interrupts are disabled. but if access kuseg,(should not occur)
     91       1.1      uch  * it causes TLB exception and then Windows CE enable interrupts again.
     92       1.1      uch  */
     93       1.3      uch #define	BOOT_FUNC_(x)							\
     94       1.1      uch __declspec(naked) void							\
     95       1.1      uch x##::boot_func(struct BootArgs *bi, struct PageTag *p)			\
     96       1.1      uch {									\
     97       1.1      uch   /* disable interrupt */						\
     98       1.2      uch   DI();									\
     99       1.1      uch   /* set kernel image */						\
    100       1.1      uch   __asm(".set noreorder;"						\
    101       1.1      uch 	 "move	t6, a1;"	/* p */					\
    102       1.1      uch 	 "li	t1, 0xffffffff;"					\
    103       1.1      uch "page_start:"								\
    104       1.1      uch 	 "beq	t6, t1, page_end;"					\
    105       1.1      uch 	 "move	t7, t6;"						\
    106       1.1      uch 	 "lw	t6, 0(t7);"	/* p = next */				\
    107       1.1      uch 	 "lw	t0, 4(t7);"	/* src */				\
    108       1.1      uch 	 "lw	t4, 8(t7);"	/* dst */				\
    109       1.1      uch 	 "lw	t2, 12(t7);"	/* sz */				\
    110       1.1      uch 	 "beq	t0, t1, page_clear;"					\
    111       1.1      uch 	 "addu	t5, t4, t2;"	/* dst + sz */				\
    112       1.1      uch "page_copy:"								\
    113       1.1      uch 	 "lw	t3, 0(t0);"	/* bcopy */				\
    114       1.1      uch 	 "sw	t3, 0(t4);"						\
    115       1.1      uch 	 "addiu	t4, t4, 4;"						\
    116       1.1      uch 	 "bltu	t4, t5, page_copy;"					\
    117       1.1      uch 	 "addiu	t0, t0, 4;"						\
    118       1.1      uch 	 "b	page_start;"						\
    119       1.1      uch 	 "nop;"								\
    120       1.1      uch "page_clear:"								\
    121       1.1      uch 	 "sw	zero, 0(t4);"	/* bzero */				\
    122       1.1      uch 	 "addiu	t4, t4, 4;"						\
    123       1.1      uch 	 "bltu	t4, t5, page_clear;"					\
    124       1.1      uch 	 "nop;"								\
    125       1.1      uch 	 "b	page_start;"						\
    126       1.1      uch 	 "nop;"								\
    127       1.1      uch "page_end:"								\
    128       1.1      uch 	 "nop;"								\
    129       1.1      uch 	 ".set reorder");						\
    130       1.1      uch 									\
    131       1.1      uch   /* Cache flush for kernel */						\
    132       1.1      uch   MIPS_##x##_CACHE_FLUSH();						\
    133       1.1      uch 									\
    134       1.1      uch   /* jump to kernel entry */						\
    135       1.1      uch   __asm(".set noreorder;"						\
    136       1.1      uch 	 "move	t0, a0;"						\
    137       1.1      uch 	 "lw	t1, 0(t0);"						\
    138       1.1      uch 	 "lw	a0, 4(t0);"						\
    139       1.1      uch 	 "lw	a1, 8(t0);"						\
    140       1.1      uch 	 "lw	a2, 12(t0);"						\
    141       1.1      uch 	 "jr	t1;"							\
    142       1.1      uch 	 "nop;"								\
    143       1.1      uch 	 ".set reorder");						\
    144       1.1      uch }
    145       1.1      uch 
    146       1.1      uch #endif // _HPCBOOT_MIPS_ARCH_H_
    147