Home | History | Annotate | Line # | Download | only in mips
mips_arch.h revision 1.5.4.1
      1  1.5.4.1   yamt /* -*-C++-*-	$NetBSD: mips_arch.h,v 1.5.4.1 2008/05/16 02:22:26 yamt Exp $	*/
      2      1.1    uch 
      3      1.1    uch /*-
      4      1.1    uch  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5      1.1    uch  * All rights reserved.
      6      1.1    uch  *
      7      1.1    uch  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1    uch  * by UCHIYAMA Yasushi.
      9      1.1    uch  *
     10      1.1    uch  * Redistribution and use in source and binary forms, with or without
     11      1.1    uch  * modification, are permitted provided that the following conditions
     12      1.1    uch  * are met:
     13      1.1    uch  * 1. Redistributions of source code must retain the above copyright
     14      1.1    uch  *    notice, this list of conditions and the following disclaimer.
     15      1.1    uch  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1    uch  *    notice, this list of conditions and the following disclaimer in the
     17      1.1    uch  *    documentation and/or other materials provided with the distribution.
     18      1.1    uch  *
     19      1.1    uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20      1.1    uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21      1.1    uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22      1.1    uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23      1.1    uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24      1.1    uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25      1.1    uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26      1.1    uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27      1.1    uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28      1.1    uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29      1.1    uch  * POSSIBILITY OF SUCH DAMAGE.
     30      1.1    uch  */
     31      1.1    uch 
     32      1.1    uch #ifndef _HPCBOOT_MIPS_ARCH_H_
     33      1.3    uch #define	_HPCBOOT_MIPS_ARCH_H_
     34      1.1    uch 
     35      1.1    uch #include <hpcboot.h>
     36      1.1    uch #include <arch.h>
     37      1.1    uch 
     38      1.1    uch class Console;
     39      1.1    uch 
     40      1.1    uch class MIPSArchitecture : public Architecture {
     41      1.1    uch protected:
     42      1.1    uch 	typedef void(*boot_func_t)(struct BootArgs *, struct PageTag *);
     43      1.1    uch 
     44      1.1    uch 	int _kmode;
     45      1.1    uch 	boot_func_t _boot_func;
     46      1.1    uch 
     47      1.1    uch public:
     48      1.1    uch 	MIPSArchitecture(Console *&, MemoryManager *&);
     49      1.1    uch 	virtual ~MIPSArchitecture(void);
     50      1.1    uch 
     51      1.1    uch 	virtual BOOL init(void);
     52      1.1    uch 	BOOL setupLoader(void);
     53      1.1    uch 	virtual void systemInfo(void);
     54      1.1    uch 	virtual void cacheFlush(void) = 0;
     55      1.5  rafal 	void jump(paddr_t info, paddr_t pvec);
     56      1.1    uch };
     57      1.1    uch 
     58      1.3    uch #define	DI()								\
     59      1.1    uch   __asm(".set noreorder;"						\
     60      1.1    uch 	 "nop;"								\
     61      1.1    uch 	 "mtc0	zero, $12;"						\
     62      1.1    uch 	 "nop;nop;nop;" /* CP0 hazard for R4000 */			\
     63      1.1    uch 	 ".set reorder")
     64      1.1    uch 
     65      1.3    uch #define	GET_SR(x)							\
     66      1.1    uch   __asm(".set noreorder;"						\
     67      1.1    uch 	 "mfc0	t0, $12;"						\
     68      1.1    uch 	 "sw	t0,(%0);"						\
     69      1.1    uch 	 ".set reorder", &(x));
     70      1.1    uch 
     71      1.3    uch #define	SET_SR(x)							\
     72      1.1    uch   __asm(".set noreorder;"						\
     73      1.1    uch 	 "lw	t0,(%0);"						\
     74      1.1    uch 	 "nop;"								\
     75      1.1    uch 	 "mtc0	t0, $12;"						\
     76      1.1    uch 	 "nop;nop;nop;" /* CP0 hazard for R4000 */			\
     77      1.1    uch 	 ".set reorder", &(x));
     78      1.1    uch 
     79      1.3    uch /*
     80      1.1    uch  * 2nd-bootloader.  make sure that PIC and its size is lower than page size.
     81      1.1    uch  * and can't call subroutine.
     82      1.1    uch  * naked funciton can't use stack. if you want to use, remove its declare.
     83      1.1    uch  * interrupts are disabled. but if access kuseg,(should not occur)
     84      1.1    uch  * it causes TLB exception and then Windows CE enable interrupts again.
     85      1.1    uch  */
     86      1.3    uch #define	BOOT_FUNC_(x)							\
     87      1.1    uch __declspec(naked) void							\
     88      1.1    uch x##::boot_func(struct BootArgs *bi, struct PageTag *p)			\
     89      1.1    uch {									\
     90      1.1    uch   /* disable interrupt */						\
     91      1.2    uch   DI();									\
     92      1.1    uch   /* set kernel image */						\
     93      1.1    uch   __asm(".set noreorder;"						\
     94      1.1    uch 	 "move	t6, a1;"	/* p */					\
     95      1.1    uch 	 "li	t1, 0xffffffff;"					\
     96      1.1    uch "page_start:"								\
     97      1.1    uch 	 "beq	t6, t1, page_end;"					\
     98      1.1    uch 	 "move	t7, t6;"						\
     99      1.1    uch 	 "lw	t6, 0(t7);"	/* p = next */				\
    100      1.1    uch 	 "lw	t0, 4(t7);"	/* src */				\
    101      1.1    uch 	 "lw	t4, 8(t7);"	/* dst */				\
    102      1.1    uch 	 "lw	t2, 12(t7);"	/* sz */				\
    103      1.1    uch 	 "beq	t0, t1, page_clear;"					\
    104      1.1    uch 	 "addu	t5, t4, t2;"	/* dst + sz */				\
    105      1.1    uch "page_copy:"								\
    106      1.1    uch 	 "lw	t3, 0(t0);"	/* bcopy */				\
    107      1.1    uch 	 "sw	t3, 0(t4);"						\
    108      1.1    uch 	 "addiu	t4, t4, 4;"						\
    109      1.1    uch 	 "bltu	t4, t5, page_copy;"					\
    110      1.1    uch 	 "addiu	t0, t0, 4;"						\
    111      1.1    uch 	 "b	page_start;"						\
    112      1.1    uch 	 "nop;"								\
    113      1.1    uch "page_clear:"								\
    114      1.1    uch 	 "sw	zero, 0(t4);"	/* bzero */				\
    115      1.1    uch 	 "addiu	t4, t4, 4;"						\
    116      1.1    uch 	 "bltu	t4, t5, page_clear;"					\
    117      1.1    uch 	 "nop;"								\
    118      1.1    uch 	 "b	page_start;"						\
    119      1.1    uch 	 "nop;"								\
    120      1.1    uch "page_end:"								\
    121      1.1    uch 	 "nop;"								\
    122      1.1    uch 	 ".set reorder");						\
    123      1.1    uch 									\
    124      1.1    uch   /* Cache flush for kernel */						\
    125      1.1    uch   MIPS_##x##_CACHE_FLUSH();						\
    126      1.1    uch 									\
    127      1.1    uch   /* jump to kernel entry */						\
    128      1.1    uch   __asm(".set noreorder;"						\
    129      1.1    uch 	 "move	t0, a0;"						\
    130      1.1    uch 	 "lw	t1, 0(t0);"						\
    131      1.1    uch 	 "lw	a0, 4(t0);"						\
    132      1.1    uch 	 "lw	a1, 8(t0);"						\
    133      1.1    uch 	 "lw	a2, 12(t0);"						\
    134      1.1    uch 	 "jr	t1;"							\
    135      1.1    uch 	 "nop;"								\
    136      1.1    uch 	 ".set reorder");						\
    137      1.1    uch }
    138      1.1    uch 
    139      1.1    uch #endif // _HPCBOOT_MIPS_ARCH_H_
    140