Home | History | Annotate | Line # | Download | only in mips
mips_vr41.h revision 1.2
      1  1.2  uch /* -*-C++-*-	$NetBSD: mips_vr41.h,v 1.2 2004/08/06 18:33:09 uch Exp $	*/
      2  1.1  uch 
      3  1.1  uch /*-
      4  1.1  uch  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5  1.1  uch  * All rights reserved.
      6  1.1  uch  *
      7  1.1  uch  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  uch  * by UCHIYAMA Yasushi.
      9  1.1  uch  *
     10  1.1  uch  * Redistribution and use in source and binary forms, with or without
     11  1.1  uch  * modification, are permitted provided that the following conditions
     12  1.1  uch  * are met:
     13  1.1  uch  * 1. Redistributions of source code must retain the above copyright
     14  1.1  uch  *    notice, this list of conditions and the following disclaimer.
     15  1.1  uch  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  uch  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  uch  *    documentation and/or other materials provided with the distribution.
     18  1.1  uch  * 3. All advertising materials mentioning features or use of this software
     19  1.1  uch  *    must display the following acknowledgement:
     20  1.1  uch  *        This product includes software developed by the NetBSD
     21  1.1  uch  *        Foundation, Inc. and its contributors.
     22  1.1  uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1  uch  *    contributors may be used to endorse or promote products derived
     24  1.1  uch  *    from this software without specific prior written permission.
     25  1.1  uch  *
     26  1.1  uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1  uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1  uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1  uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1  uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1  uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1  uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1  uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1  uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1  uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1  uch  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1  uch  */
     38  1.1  uch 
     39  1.1  uch #include <hpcboot.h>
     40  1.1  uch #include <mips/mips_arch.h>
     41  1.1  uch 
     42  1.1  uch class VR41XX : public MIPSArchitecture {
     43  1.1  uch private:
     44  1.2  uch 
     45  1.1  uch public:
     46  1.1  uch 	VR41XX(Console *&, MemoryManager *&);
     47  1.1  uch 	~VR41XX(void);
     48  1.1  uch 
     49  1.1  uch 	virtual BOOL init(void);
     50  1.1  uch 	virtual void systemInfo(void);
     51  1.1  uch 	virtual void cacheFlush(void);
     52  1.1  uch 	static void boot_func(struct BootArgs *, struct PageTag *);
     53  1.1  uch };
     54  1.1  uch 
     55  1.2  uch #define	MIPS_VR41XX_CACHE_FLUSH()					\
     56  1.1  uch __asm(									\
     57  1.1  uch 	".set	noreorder;"						\
     58  1.1  uch 	/* Flush I-cache */						\
     59  1.1  uch 	"li	t0, 0x80000000;"					\
     60  1.1  uch 	"addu	t1, t0, 1024*128;"					\
     61  1.1  uch 	"subu	t1, t1, 128;"						\
     62  1.1  uch "1:"									\
     63  1.1  uch 	"cache	0, 0(t0);"						\
     64  1.1  uch 	"cache	0, 16(t0);"						\
     65  1.1  uch 	"cache	0, 32(t0);"						\
     66  1.1  uch 	"cache	0, 48(t0);"						\
     67  1.1  uch 	"cache	0, 64(t0);"						\
     68  1.1  uch 	"cache	0, 80(t0);"						\
     69  1.1  uch 	"cache	0, 96(t0);"						\
     70  1.1  uch 	"cache	0, 112(t0);"						\
     71  1.1  uch 	"bne	t0, t1, 1b;"						\
     72  1.1  uch 	"addu	t0, t0, 128;"						\
     73  1.1  uch 									\
     74  1.1  uch 	/* Flush D-cache */						\
     75  1.1  uch 	"li	t0, 0x80000000;"					\
     76  1.1  uch 	"addu	t1, t0, 1024*128;"					\
     77  1.1  uch 	"subu	t1, t1, 128;"						\
     78  1.1  uch "2:"									\
     79  1.1  uch 	"cache   1, 0(t0);"						\
     80  1.1  uch 	"cache   1, 16(t0);"						\
     81  1.1  uch 	"cache   1, 32(t0);"						\
     82  1.1  uch 	"cache   1, 48(t0);"						\
     83  1.1  uch 	"cache   1, 64(t0);"						\
     84  1.1  uch 	"cache   1, 80(t0);"						\
     85  1.1  uch 	"cache   1, 96(t0);"						\
     86  1.1  uch 	"cache   1, 112(t0);"						\
     87  1.1  uch 	"bne     t0, t1, 2b;"						\
     88  1.1  uch 	"addu    t0, t0, 128;"						\
     89  1.1  uch 	".set reorder;"							\
     90  1.1  uch )
     91