mips_vr41.h revision 1.3.74.1 1 1.3.74.1 mjf /* -*-C++-*- $NetBSD: mips_vr41.h,v 1.3.74.1 2008/06/02 13:22:09 mjf Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.1 uch * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.1 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 uch * notice, this list of conditions and the following disclaimer in the
17 1.1 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch *
19 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 uch * POSSIBILITY OF SUCH DAMAGE.
30 1.1 uch */
31 1.1 uch
32 1.1 uch #include <hpcboot.h>
33 1.1 uch #include <mips/mips_arch.h>
34 1.1 uch
35 1.1 uch class VR41XX : public MIPSArchitecture {
36 1.1 uch private:
37 1.2 uch
38 1.1 uch public:
39 1.1 uch VR41XX(Console *&, MemoryManager *&);
40 1.1 uch ~VR41XX(void);
41 1.1 uch
42 1.1 uch virtual BOOL init(void);
43 1.1 uch virtual void systemInfo(void);
44 1.1 uch virtual void cacheFlush(void);
45 1.1 uch static void boot_func(struct BootArgs *, struct PageTag *);
46 1.1 uch };
47 1.1 uch
48 1.2 uch #define MIPS_VR41XX_CACHE_FLUSH() \
49 1.1 uch __asm( \
50 1.1 uch ".set noreorder;" \
51 1.1 uch /* Flush I-cache */ \
52 1.1 uch "li t0, 0x80000000;" \
53 1.1 uch "addu t1, t0, 1024*128;" \
54 1.1 uch "subu t1, t1, 128;" \
55 1.1 uch "1:" \
56 1.1 uch "cache 0, 0(t0);" \
57 1.1 uch "cache 0, 16(t0);" \
58 1.1 uch "cache 0, 32(t0);" \
59 1.1 uch "cache 0, 48(t0);" \
60 1.1 uch "cache 0, 64(t0);" \
61 1.1 uch "cache 0, 80(t0);" \
62 1.1 uch "cache 0, 96(t0);" \
63 1.1 uch "cache 0, 112(t0);" \
64 1.1 uch "bne t0, t1, 1b;" \
65 1.1 uch "addu t0, t0, 128;" \
66 1.1 uch \
67 1.1 uch /* Flush D-cache */ \
68 1.1 uch "li t0, 0x80000000;" \
69 1.1 uch "addu t1, t0, 1024*128;" \
70 1.1 uch "subu t1, t1, 128;" \
71 1.1 uch "2:" \
72 1.1 uch "cache 1, 0(t0);" \
73 1.1 uch "cache 1, 16(t0);" \
74 1.1 uch "cache 1, 32(t0);" \
75 1.1 uch "cache 1, 48(t0);" \
76 1.1 uch "cache 1, 64(t0);" \
77 1.1 uch "cache 1, 80(t0);" \
78 1.1 uch "cache 1, 96(t0);" \
79 1.1 uch "cache 1, 112(t0);" \
80 1.1 uch "bne t0, t1, 2b;" \
81 1.1 uch "addu t0, t0, 128;" \
82 1.1 uch ".set reorder;" \
83 1.1 uch )
84