Home | History | Annotate | Line # | Download | only in sh3
sh_arch.cpp revision 1.7.2.1
      1  1.7.2.1  jdolecek /*	$NetBSD: sh_arch.cpp,v 1.7.2.1 2002/02/11 20:08:00 jdolecek Exp $	*/
      2      1.1       uch 
      3      1.1       uch /*-
      4  1.7.2.1  jdolecek  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5      1.1       uch  * All rights reserved.
      6      1.1       uch  *
      7      1.1       uch  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1       uch  * by UCHIYAMA Yasushi.
      9      1.1       uch  *
     10      1.1       uch  * Redistribution and use in source and binary forms, with or without
     11      1.1       uch  * modification, are permitted provided that the following conditions
     12      1.1       uch  * are met:
     13      1.1       uch  * 1. Redistributions of source code must retain the above copyright
     14      1.1       uch  *    notice, this list of conditions and the following disclaimer.
     15      1.1       uch  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1       uch  *    notice, this list of conditions and the following disclaimer in the
     17      1.1       uch  *    documentation and/or other materials provided with the distribution.
     18      1.1       uch  * 3. All advertising materials mentioning features or use of this software
     19      1.1       uch  *    must display the following acknowledgement:
     20      1.1       uch  *        This product includes software developed by the NetBSD
     21      1.1       uch  *        Foundation, Inc. and its contributors.
     22      1.1       uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1       uch  *    contributors may be used to endorse or promote products derived
     24      1.1       uch  *    from this software without specific prior written permission.
     25      1.1       uch  *
     26      1.1       uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1       uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1       uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1       uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1       uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1       uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1       uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1       uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1       uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1       uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1       uch  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1       uch  */
     38      1.1       uch 
     39  1.7.2.1  jdolecek #include <hpcboot.h>
     40      1.2       uch #include <hpcmenu.h>
     41      1.1       uch #include <sh3/sh_arch.h>
     42      1.2       uch #include <sh3/hd64461.h>
     43  1.7.2.1  jdolecek #include <sh3/hd64465.h>
     44      1.1       uch #include "scifreg.h"
     45      1.1       uch 
     46      1.4       uch static void __tmu_channel_info(int, paddr_t, paddr_t, paddr_t);
     47      1.4       uch 
     48      1.1       uch struct SHArchitecture::intr_priority SHArchitecture::ipr_table[] = {
     49      1.1       uch 	{ "TMU0",	ICU_IPRA_REG16, 12 },
     50      1.1       uch 	{ "TMU1",	ICU_IPRA_REG16,  8 },
     51      1.1       uch 	{ "TMU2",	ICU_IPRA_REG16,  4 },
     52      1.1       uch 	{ "RTC",	ICU_IPRA_REG16,  0 },
     53      1.1       uch 	{ "WDT",	ICU_IPRB_REG16, 12 },
     54      1.1       uch 	{ "REF",	ICU_IPRB_REG16,  8 },
     55      1.1       uch 	{ "SCI",	ICU_IPRB_REG16,  4 },
     56      1.1       uch 	{ "reserve",	ICU_IPRB_REG16,  0 },
     57      1.1       uch 	{ "IRQ3",	ICU_IPRC_REG16, 12 },
     58      1.1       uch 	{ "IRQ2",	ICU_IPRC_REG16,  8 },
     59      1.1       uch 	{ "IRQ1",	ICU_IPRC_REG16,  4 },
     60      1.1       uch 	{ "IRQ0",	ICU_IPRC_REG16,  0 },
     61      1.1       uch 	{ "PINT0-7",	ICU_IPRD_REG16, 12 },
     62      1.1       uch 	{ "PINT8-15",	ICU_IPRD_REG16,  8 },
     63      1.1       uch 	{ "IRQ5",	ICU_IPRD_REG16,  4 },
     64      1.1       uch 	{ "IRQ4",	ICU_IPRD_REG16,  0 },
     65      1.1       uch 	{ "DMAC",	ICU_IPRE_REG16, 12 },
     66      1.1       uch 	{ "IrDA",	ICU_IPRE_REG16,  8 },
     67      1.1       uch 	{ "SCIF",	ICU_IPRE_REG16,  4 },
     68      1.1       uch 	{ "ADC",	ICU_IPRE_REG16,  0 },
     69      1.1       uch 	{ 0, 0, 0} /* terminator */
     70      1.1       uch };
     71      1.1       uch 
     72      1.1       uch BOOL
     73      1.1       uch SHArchitecture::init(void)
     74      1.1       uch {
     75  1.7.2.1  jdolecek 
     76      1.1       uch 	if (!_mem->init()) {
     77      1.1       uch 		DPRINTF((TEXT("can't initialize memory manager.\n")));
     78      1.1       uch 		return FALSE;
     79      1.1       uch 	}
     80      1.1       uch 	// set D-RAM information
     81  1.7.2.1  jdolecek 	DPRINTF((TEXT("Memory Bank:\n")));
     82      1.1       uch 	_mem->loadBank(DRAM_BANK0_START, DRAM_BANK_SIZE);
     83      1.1       uch 	_mem->loadBank(DRAM_BANK1_START, DRAM_BANK_SIZE);
     84      1.1       uch 
     85      1.1       uch 	return TRUE;
     86      1.1       uch }
     87      1.1       uch 
     88      1.1       uch BOOL
     89      1.1       uch SHArchitecture::setupLoader()
     90      1.1       uch {
     91      1.1       uch 	vaddr_t v;
     92      1.1       uch 
     93      1.1       uch 	if (!_mem->getPage(v , _loader_addr)) {
     94      1.1       uch 		DPRINTF((TEXT("can't get page for 2nd loader.\n")));
     95      1.1       uch 		return FALSE;
     96      1.1       uch 	}
     97      1.1       uch 	DPRINTF((TEXT("2nd bootloader vaddr=0x%08x paddr=0x%08x\n"),
     98      1.7       uch 	    (unsigned)v,(unsigned)_loader_addr));
     99      1.1       uch 
    100      1.1       uch 	memcpy(LPVOID(v), LPVOID(_boot_func), _mem->getPageSize());
    101      1.1       uch 
    102      1.1       uch 	return TRUE;
    103      1.1       uch }
    104      1.1       uch 
    105      1.1       uch void
    106      1.1       uch SHArchitecture::jump(paddr_t info, paddr_t pvec)
    107      1.1       uch {
    108      1.1       uch 	kaddr_t sp;
    109      1.1       uch 	vaddr_t v;
    110      1.1       uch 	paddr_t p;
    111      1.1       uch 
    112      1.1       uch 	// stack for bootloader
    113      1.1       uch 	_mem->getPage(v, p);
    114      1.1       uch 	sp = ptokv(p + _mem->getPageSize() / 2);
    115      1.1       uch 
    116      1.1       uch 	info = ptokv(info);
    117      1.1       uch 	pvec = ptokv(pvec);
    118      1.1       uch 	_loader_addr = ptokv(_loader_addr);
    119  1.7.2.1  jdolecek 	DPRINTF((TEXT("boot arg: 0x%08x stack: 0x%08x\nBooting kernel...\n"),
    120      1.7       uch 	    info, sp));
    121      1.1       uch 
    122      1.1       uch 	// Change to privilege-mode.
    123      1.1       uch 	SetKMode(1);
    124      1.1       uch 
    125      1.1       uch 	// Cache flush(for 2nd bootloader)
    126  1.7.2.1  jdolecek 	//
    127  1.7.2.1  jdolecek 	// SH4 uses WinCE CacheSync(). this routine may causes TLB
    128  1.7.2.1  jdolecek 	// exception. so calls before suspendIntr().
    129  1.7.2.1  jdolecek 	//
    130      1.1       uch 	cache_flush();
    131      1.1       uch 
    132  1.7.2.1  jdolecek 	// Disable external interrupt.
    133  1.7.2.1  jdolecek 	suspendIntr();
    134  1.7.2.1  jdolecek 
    135      1.1       uch 	// jump to 2nd loader.(run P1) at this time I still use MMU.
    136  1.7.2.1  jdolecek 	__asm(
    137  1.7.2.1  jdolecek 	    "mov	r6, r15\n"
    138      1.7       uch 	    "jmp	@r7\n"
    139  1.7.2.1  jdolecek 	    "nop	\n", info, pvec, sp, _loader_addr);
    140      1.1       uch 	// NOTREACHED
    141      1.1       uch }
    142      1.1       uch 
    143      1.1       uch // disable external interrupt and save its priority.
    144      1.1       uch u_int32_t
    145      1.1       uch suspendIntr(void)
    146      1.1       uch {
    147      1.1       uch 	u_int32_t sr;
    148  1.7.2.1  jdolecek 
    149  1.7.2.1  jdolecek 	__asm(
    150  1.7.2.1  jdolecek 	    "stc	sr, r0\n"
    151      1.7       uch 	    "mov.l	r0, @r4\n"
    152      1.7       uch 	    "or	r5, r0\n"
    153      1.7       uch 	    "ldc	r0, sr\n", &sr, 0x000000f0);
    154      1.1       uch 	return sr & 0x000000f0;
    155      1.1       uch }
    156      1.1       uch 
    157      1.1       uch // resume external interrupt priority.
    158      1.1       uch void
    159      1.1       uch resumeIntr(u_int32_t s)
    160      1.1       uch {
    161  1.7.2.1  jdolecek 
    162      1.1       uch 	__asm("stc	sr, r0\n"
    163      1.7       uch 	    "and	r5, r0\n"
    164      1.7       uch 	    "or	r4, r0\n"
    165      1.7       uch 	    "ldc	r0, sr\n", s, 0xffffff0f);
    166      1.1       uch }
    167      1.1       uch 
    168      1.1       uch void
    169      1.1       uch SHArchitecture::print_stack_pointer(void)
    170      1.1       uch {
    171      1.1       uch 	int sp;
    172  1.7.2.1  jdolecek 
    173      1.1       uch 	__asm("mov.l	r15, @r4", &sp);
    174      1.1       uch 	DPRINTF((TEXT("SP 0x%08x\n"), sp));
    175      1.1       uch }
    176      1.1       uch 
    177      1.1       uch void
    178      1.1       uch SHArchitecture::systemInfo()
    179      1.1       uch {
    180      1.1       uch 	u_int32_t reg;
    181      1.3       uch 	HpcMenuInterface &menu = HpcMenuInterface::Instance();
    182      1.1       uch 
    183      1.1       uch 	Architecture::systemInfo();
    184      1.1       uch 
    185      1.3       uch 	// check debug level.
    186      1.3       uch 	if (menu._cons_parameter == 0)
    187      1.3       uch 		return;
    188      1.3       uch 
    189      1.1       uch 	_kmode = SetKMode(1);
    190      1.1       uch 
    191      1.1       uch 	// Cache
    192      1.1       uch 	reg = VOLATILE_REF(CCR);
    193      1.1       uch 	DPRINTF((TEXT("Cache ")));
    194      1.1       uch 	if (reg & CCR_CE)
    195      1.1       uch 		DPRINTF((TEXT("Enabled. %s-mode, P0/U0/P3 Write-%s, P1 Write-%s\n"),
    196      1.7       uch 		    reg & CCR_RA ? TEXT("RAM") : TEXT("normal"),
    197      1.7       uch 		    reg & CCR_WT ? TEXT("Through") : TEXT("Back"),
    198      1.7       uch 		    reg & CCR_CB ? TEXT("Back") : TEXT("Through")));
    199      1.1       uch 	else
    200      1.1       uch 		DPRINTF((TEXT("Disabled.\n")));
    201      1.1       uch 
    202      1.1       uch 	// MMU
    203      1.1       uch 	reg = VOLATILE_REF(MMUCR);
    204      1.1       uch 	DPRINTF((TEXT("MMU ")));
    205      1.1       uch 	if (reg & MMUCR_AT)
    206      1.1       uch 		DPRINTF((TEXT("Enabled. %s index-mode, %s virtual storage mode\n"),
    207      1.7       uch 		    reg & MMUCR_IX
    208      1.7       uch 		    ? TEXT("ASID + VPN") : TEXT("VPN only"),
    209      1.7       uch 		    reg & MMUCR_SV ? TEXT("single") : TEXT("multiple")));
    210      1.1       uch 	else
    211      1.1       uch 		DPRINTF((TEXT("Disabled.\n")));
    212      1.1       uch 
    213      1.1       uch 	// Status register
    214      1.1       uch 	reg = 0;
    215      1.1       uch 	__asm("stc	sr, r0\n"
    216      1.7       uch 	    "mov.l	r0, @r4", &reg);
    217      1.1       uch 	DPRINTF((TEXT("SR 0x%08x\n"), reg));
    218      1.1       uch 
    219      1.2       uch 	// BSC
    220      1.2       uch 	bsc_dump();
    221      1.2       uch 
    222      1.1       uch 	// ICU
    223      1.1       uch 	print_stack_pointer();
    224      1.1       uch 	icu_dump();
    225      1.1       uch 
    226      1.4       uch 	// TMU
    227      1.4       uch 	tmu_dump();
    228      1.4       uch 
    229      1.2       uch 	// PFC , I/O port
    230      1.2       uch 	pfc_dump();
    231      1.2       uch 
    232      1.2       uch 	// SCIF
    233      1.6       uch 	scif_dump(HPC_PREFERENCE.serial_speed);
    234      1.2       uch 
    235      1.2       uch 	// HD64461
    236      1.2       uch 	platid_t platform;
    237      1.2       uch 	platform.dw.dw0 = menu._pref.platid_hi;
    238      1.2       uch 	platform.dw.dw1 = menu._pref.platid_lo;
    239      1.2       uch 	hd64461_dump(platform);
    240      1.1       uch 
    241      1.1       uch 	SetKMode(_kmode);
    242      1.1       uch }
    243      1.1       uch 
    244      1.1       uch void
    245      1.1       uch SHArchitecture::icu_dump(void)
    246      1.1       uch {
    247  1.7.2.1  jdolecek 
    248      1.2       uch 	DPRINTF((TEXT("<<<Interrupt Controller>>>\n")));
    249      1.1       uch 	print_stack_pointer();
    250      1.1       uch 
    251      1.2       uch 	DPRINTF((TEXT("ICR0   0x%08x\n"), reg_read_2(ICU_ICR0_REG16)));
    252      1.2       uch 	DPRINTF((TEXT("ICR1   0x%08x\n"), reg_read_2(ICU_ICR1_REG16)));
    253      1.2       uch 	DPRINTF((TEXT("ICR2   0x%08x\n"), reg_read_2(ICU_ICR2_REG16)));
    254      1.2       uch 	DPRINTF((TEXT("PINTER 0x%08x\n"), reg_read_2(ICU_PINTER_REG16)));
    255      1.2       uch 	DPRINTF((TEXT("IPRA   0x%08x\n"), reg_read_2(ICU_IPRA_REG16)));
    256      1.2       uch 	DPRINTF((TEXT("IPRB   0x%08x\n"), reg_read_2(ICU_IPRB_REG16)));
    257      1.2       uch 	DPRINTF((TEXT("IPRC   0x%08x\n"), reg_read_2(ICU_IPRC_REG16)));
    258      1.2       uch 	DPRINTF((TEXT("IPRD   0x%08x\n"), reg_read_2(ICU_IPRD_REG16)));
    259      1.2       uch 	DPRINTF((TEXT("IPRE   0x%08x\n"), reg_read_2(ICU_IPRE_REG16)));
    260      1.2       uch 	DPRINTF((TEXT("IRR0   0x%08x\n"), reg_read_1(ICU_IRR0_REG8)));
    261      1.2       uch 	DPRINTF((TEXT("IRR1   0x%08x\n"), reg_read_1(ICU_IRR1_REG8)));
    262      1.2       uch 	DPRINTF((TEXT("IRR2   0x%08x\n"), reg_read_1(ICU_IRR2_REG8)));
    263      1.1       uch 	icu_control();
    264      1.1       uch 	icu_priority();
    265      1.1       uch }
    266      1.1       uch 
    267      1.1       uch void
    268      1.1       uch SHArchitecture::icu_priority(void)
    269      1.1       uch {
    270      1.1       uch 	struct intr_priority *tab;
    271  1.7.2.1  jdolecek 
    272      1.1       uch 	DPRINTF((TEXT("----interrupt priority----\n")));
    273      1.1       uch 	for (tab = ipr_table; tab->name; tab++) {
    274      1.1       uch 		DPRINTF((TEXT("%-10S %d\n"), tab->name,
    275      1.7       uch 		    (reg_read_2(tab->reg) >> tab->shift) & ICU_IPR_MASK));
    276      1.1       uch 	}
    277      1.1       uch 	DPRINTF((TEXT("--------------------------\n")));
    278      1.1       uch }
    279      1.1       uch 
    280      1.1       uch void
    281      1.1       uch SHArchitecture::icu_control(void)
    282      1.1       uch {
    283      1.1       uch 	const char *sense_select[] = {
    284      1.1       uch 		"falling edge",
    285      1.1       uch 		"raising edge",
    286      1.1       uch 		"low level",
    287      1.1       uch 		"reserved",
    288      1.1       uch 	};
    289      1.1       uch 	u_int16_t r;
    290      1.2       uch 
    291      1.1       uch 	// PINT0-15
    292      1.1       uch 	DPRINTF((TEXT("PINT enable(on |)  :")));
    293      1.2       uch 	bitdisp(reg_read_2(ICU_PINTER_REG16));
    294      1.1       uch 	DPRINTF((TEXT("PINT detect(high |):")));
    295      1.2       uch 	bitdisp(reg_read_2(ICU_ICR2_REG16));
    296      1.1       uch 	// NMI
    297      1.2       uch 	r = reg_read_2(ICU_ICR0_REG16);
    298      1.1       uch 	DPRINTF((TEXT("NMI(%S %S-edge),"),
    299      1.7       uch 	    r & ICU_ICR0_NMIL ? "High" : "Low",
    300      1.7       uch 	    r & ICU_ICR0_NMIE ? "raising" : "falling"));
    301      1.2       uch 	r = reg_read_2(ICU_ICR1_REG16);
    302      1.1       uch 	DPRINTF((TEXT(" %S maskable,"), r & ICU_ICR1_MAI ? "" : "never"));
    303      1.1       uch 	DPRINTF((TEXT("  SR.BL %S\n"),
    304      1.7       uch 	    r & ICU_ICR1_BLMSK ? "ignored" : "maskable"));
    305      1.1       uch 	// IRQ0-5
    306      1.2       uch 	DPRINTF((TEXT("IRQ[3:0]pin : %S mode\n"),
    307      1.7       uch 	    r & ICU_ICR1_IRQLVL ? "IRL 15level" : "IRQ[0:3]"));
    308      1.1       uch 	if (r & ICU_ICR1_IRQLVL) {
    309      1.1       uch 		DPRINTF((TEXT("IRLS[0:3] %S\n"),
    310      1.7       uch 		    r & ICU_ICR1_IRLSEN ? "enabled" : "disabled"));
    311      1.1       uch 	}
    312      1.1       uch 	// sense select
    313      1.1       uch 	for (int i = 5; i >= 0; i--) {
    314      1.1       uch 		DPRINTF((TEXT("IRQ[%d] %S\n"), i,
    315      1.7       uch 		    sense_select [
    316      1.7       uch 			    (r >>(i * 2)) & ICU_SENSE_SELECT_MASK]));
    317      1.1       uch 	}
    318      1.1       uch }
    319      1.1       uch 
    320      1.1       uch SH_BOOT_FUNC_(7709);
    321      1.1       uch SH_BOOT_FUNC_(7709A);
    322  1.7.2.1  jdolecek SH_BOOT_FUNC_(7750);
    323      1.1       uch 
    324      1.1       uch //
    325      1.1       uch // Debug Functions.
    326      1.1       uch //
    327      1.1       uch void
    328      1.2       uch SHArchitecture::bsc_dump()
    329      1.2       uch {
    330  1.7.2.1  jdolecek 
    331      1.2       uch 	DPRINTF((TEXT("<<<Bus State Controller>>>\n")));
    332      1.2       uch #define DUMP_BSC_REG(x)							\
    333      1.2       uch 	DPRINTF((TEXT("%-8S"), #x));					\
    334      1.2       uch 	bitdisp(reg_read_2(SH3_BSC_##x##_REG))
    335      1.2       uch 	DUMP_BSC_REG(BCR1);
    336      1.2       uch 	DUMP_BSC_REG(BCR2);
    337      1.2       uch 	DUMP_BSC_REG(WCR1);
    338      1.2       uch 	DUMP_BSC_REG(WCR2);
    339      1.2       uch 	DUMP_BSC_REG(MCR);
    340      1.2       uch 	DUMP_BSC_REG(DCR);
    341      1.2       uch 	DUMP_BSC_REG(PCR);
    342      1.2       uch 	DUMP_BSC_REG(RTCSR);
    343      1.2       uch 	DUMP_BSC_REG(RTCNT);
    344      1.2       uch 	DUMP_BSC_REG(RTCOR);
    345      1.2       uch 	DUMP_BSC_REG(RFCR);
    346      1.2       uch 	DUMP_BSC_REG(BCR3);
    347      1.2       uch #undef DUMP_BSC_REG
    348      1.2       uch }
    349      1.2       uch 
    350      1.2       uch void
    351      1.1       uch SHArchitecture::scif_dump(int bps)
    352      1.1       uch {
    353      1.1       uch 	u_int16_t r16;
    354  1.7.2.1  jdolecek #ifdef SH4
    355  1.7.2.1  jdolecek 	u_int16_t r8;
    356  1.7.2.1  jdolecek #else
    357      1.1       uch 	u_int8_t r8;
    358  1.7.2.1  jdolecek #endif
    359      1.1       uch 	int n;
    360      1.1       uch 
    361      1.2       uch 	DPRINTF((TEXT("<<<SCIF>>>\n")));
    362      1.1       uch 	/* mode */
    363      1.1       uch 	r8 = SHREG_SCSMR2;
    364      1.1       uch 	n = 1 <<((r8 & SCSMR2_CKS) << 1);
    365      1.1       uch 	DPRINTF((TEXT("mode: %dbit %S-parity %d stop bit clock PCLOCK/%d\n"),
    366      1.7       uch 	    r8 & SCSMR2_CHR ? 7 : 8,
    367  1.7.2.1  jdolecek 	    r8 & SCSMR2_PE  ? r8 & SCSMR2_OE ? "odd" : "even" : "non",
    368      1.7       uch 	    r8 & SCSMR2_STOP ? 2 : 1,
    369      1.7       uch 	    n));
    370      1.1       uch 	/* bit rate */
    371      1.1       uch 	r8 = SHREG_SCBRR2;
    372      1.1       uch 	DPRINTF((TEXT("SCBRR=%d(%dbps) estimated PCLOCK %dHz\n"), r8, bps,
    373      1.7       uch 	    32 * bps *(r8 + 1) * n));
    374      1.1       uch 
    375      1.1       uch 	/* control */
    376      1.1       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, SCSCR2_##m, #m)
    377      1.1       uch 	DPRINTF((TEXT("SCSCR2: ")));
    378      1.1       uch 	r8 = SHREG_SCSCR2;
    379      1.1       uch 	DBG_BIT_PRINT(r8, TIE);
    380      1.1       uch 	DBG_BIT_PRINT(r8, RIE);
    381      1.1       uch 	DBG_BIT_PRINT(r8, TE);
    382      1.1       uch 	DBG_BIT_PRINT(r8, RE);
    383      1.1       uch 	DPRINTF((TEXT("CKE=%d\n"), r8 & SCSCR2_CKE));
    384      1.1       uch #undef	DBG_BIT_PRINT
    385      1.1       uch 
    386      1.1       uch 	/* status */
    387      1.1       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, SCSSR2_##m, #m)
    388      1.1       uch 	r16 = SHREG_SCSSR2;
    389      1.1       uch 	DPRINTF((TEXT("SCSSR2: ")));
    390      1.1       uch 	DBG_BIT_PRINT(r16, ER);
    391      1.1       uch 	DBG_BIT_PRINT(r16, TEND);
    392      1.1       uch 	DBG_BIT_PRINT(r16, TDFE);
    393      1.1       uch 	DBG_BIT_PRINT(r16, BRK);
    394      1.1       uch 	DBG_BIT_PRINT(r16, FER);
    395      1.1       uch 	DBG_BIT_PRINT(r16, PER);
    396      1.1       uch 	DBG_BIT_PRINT(r16, RDF);
    397      1.1       uch 	DBG_BIT_PRINT(r16, DR);
    398      1.1       uch #undef	DBG_BIT_PRINT
    399      1.1       uch 
    400      1.1       uch 	/* FIFO control */
    401      1.1       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, SCFCR2_##m, #m)
    402      1.1       uch 	r8 = SHREG_SCFCR2;
    403      1.1       uch 	DPRINTF((TEXT("SCFCR2: ")));
    404      1.1       uch 	DBG_BIT_PRINT(r8, RTRG1);
    405      1.1       uch 	DBG_BIT_PRINT(r8, RTRG0);
    406      1.1       uch 	DBG_BIT_PRINT(r8, TTRG1);
    407      1.1       uch 	DBG_BIT_PRINT(r8, TTRG0);
    408      1.1       uch 	DBG_BIT_PRINT(r8, MCE);
    409      1.1       uch 	DBG_BIT_PRINT(r8, TFRST);
    410      1.1       uch 	DBG_BIT_PRINT(r8, RFRST);
    411      1.1       uch 	DBG_BIT_PRINT(r8, LOOP);
    412      1.1       uch 	DPRINTF((TEXT("\n")));
    413      1.1       uch #undef	DBG_BIT_PRINT
    414      1.1       uch }
    415      1.1       uch 
    416      1.1       uch void
    417      1.2       uch SHArchitecture::pfc_dump()
    418      1.1       uch {
    419      1.2       uch 	DPRINTF((TEXT("<<<Pin Function Controller>>>\n")));
    420      1.2       uch 	DPRINTF((TEXT("[control]\n")));
    421      1.2       uch #define DUMP_PFC_REG(x)							\
    422      1.2       uch 	DPRINTF((TEXT("P%SCR :"), #x));					\
    423      1.2       uch 	bitdisp(reg_read_2(SH3_P##x##CR_REG16))
    424      1.2       uch 	DUMP_PFC_REG(A);
    425      1.2       uch 	DUMP_PFC_REG(B);
    426      1.2       uch 	DUMP_PFC_REG(C);
    427      1.2       uch 	DUMP_PFC_REG(D);
    428      1.2       uch 	DUMP_PFC_REG(E);
    429      1.2       uch 	DUMP_PFC_REG(F);
    430      1.2       uch 	DUMP_PFC_REG(G);
    431      1.2       uch 	DUMP_PFC_REG(H);
    432      1.2       uch 	DUMP_PFC_REG(J);
    433      1.2       uch 	DUMP_PFC_REG(K);
    434      1.2       uch 	DUMP_PFC_REG(L);
    435      1.2       uch #undef DUMP_PFC_REG
    436      1.2       uch 	DPRINTF((TEXT("SCPCR :")));
    437      1.2       uch 	bitdisp(reg_read_2(SH3_SCPCR_REG16));
    438      1.2       uch 	DPRINTF((TEXT("\n[data]\n")));
    439      1.2       uch #define DUMP_IOPORT_REG(x)						\
    440      1.2       uch 	DPRINTF((TEXT("P%SDR :"), #x));					\
    441      1.2       uch 	bitdisp(reg_read_1(SH3_P##x##DR_REG8))
    442      1.2       uch 	DUMP_IOPORT_REG(A);
    443      1.2       uch 	DUMP_IOPORT_REG(B);
    444      1.2       uch 	DUMP_IOPORT_REG(C);
    445      1.2       uch 	DUMP_IOPORT_REG(D);
    446      1.2       uch 	DUMP_IOPORT_REG(E);
    447      1.2       uch 	DUMP_IOPORT_REG(F);
    448      1.2       uch 	DUMP_IOPORT_REG(G);
    449      1.2       uch 	DUMP_IOPORT_REG(H);
    450      1.2       uch 	DUMP_IOPORT_REG(J);
    451      1.2       uch 	DUMP_IOPORT_REG(K);
    452      1.2       uch 	DUMP_IOPORT_REG(L);
    453      1.2       uch #undef DUMP_IOPORT_REG
    454      1.2       uch 	DPRINTF((TEXT("SCPDR :")));
    455      1.2       uch 	bitdisp(reg_read_1(SH3_SCPDR_REG8));
    456      1.4       uch }
    457      1.4       uch 
    458      1.4       uch void
    459      1.4       uch SHArchitecture::tmu_dump()
    460      1.4       uch {
    461      1.4       uch 	u_int8_t r8;
    462      1.4       uch 
    463      1.4       uch 	DPRINTF((TEXT("<<<TMU>>>\n")));
    464      1.4       uch 	/* Common */
    465      1.4       uch 	/* TOCR  timer output control register */
    466      1.4       uch 	r8 = reg_read_1(SH3_TOCR_REG8);
    467      1.4       uch 	DPRINTF((TEXT("TCLK = %S\n"),
    468      1.7       uch 	    r8 & TOCR_TCOE ? "RTC output" : "input"));
    469      1.4       uch 	/* TSTR */
    470      1.4       uch 	r8 = reg_read_1(SH3_TSTR_REG8);
    471      1.4       uch 	DPRINTF((TEXT("Timer start(#0:2) [%c][%c][%c]\n"),
    472      1.7       uch 	    r8 & TSTR_STR0 ? 'x' : '_',
    473      1.7       uch 	    r8 & TSTR_STR1 ? 'x' : '_',
    474      1.7       uch 	    r8 & TSTR_STR2 ? 'x' : '_'));
    475      1.4       uch 
    476      1.4       uch #define CHANNEL_DUMP(a, x)						\
    477      1.4       uch 	tmu_channel_dump(x, SH##a##_TCOR##x##_REG,			\
    478      1.4       uch 			 SH##a##_TCNT##x##_REG,				\
    479      1.4       uch 			 SH##a##_TCR##x##_REG16)
    480      1.4       uch 	CHANNEL_DUMP(3, 0);
    481      1.4       uch 	CHANNEL_DUMP(3, 1);
    482      1.4       uch 	CHANNEL_DUMP(3, 2);
    483      1.4       uch #undef	CHANNEL_DUMP
    484      1.4       uch 	DPRINTF((TEXT("\n")));
    485      1.4       uch }
    486      1.4       uch 
    487      1.4       uch void
    488      1.4       uch SHArchitecture::tmu_channel_dump(int unit, paddr_t tcor, paddr_t tcnt,
    489      1.7       uch     paddr_t tcr)
    490      1.4       uch {
    491      1.4       uch 	u_int32_t r32;
    492      1.4       uch 	u_int16_t r16;
    493      1.4       uch 
    494      1.4       uch 	DPRINTF((TEXT("TMU#%d:"), unit));
    495      1.4       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, TCR_##m, #m)
    496      1.4       uch 	/* TCR*/
    497      1.4       uch 	r16 = reg_read_2(tcr);
    498      1.4       uch 	DBG_BIT_PRINT(r16, UNF);
    499      1.4       uch 	DBG_BIT_PRINT(r16, UNIE);
    500      1.4       uch 	DBG_BIT_PRINT(r16, CKEG1);
    501      1.4       uch 	DBG_BIT_PRINT(r16, CKEG0);
    502      1.4       uch 	DBG_BIT_PRINT(r16, TPSC2);
    503      1.4       uch 	DBG_BIT_PRINT(r16, TPSC1);
    504      1.4       uch 	DBG_BIT_PRINT(r16, TPSC0);
    505      1.4       uch 	/* channel 2 has input capture. */
    506      1.4       uch 	if (unit == 2) {
    507      1.4       uch 		DBG_BIT_PRINT(r16, ICPF);
    508      1.4       uch 		DBG_BIT_PRINT(r16, ICPE1);
    509      1.4       uch 		DBG_BIT_PRINT(r16, ICPE0);
    510      1.4       uch 	}
    511      1.4       uch #undef DBG_BIT_PRINT
    512      1.4       uch 	/* TCNT0  timer counter */
    513      1.4       uch 	r32 = reg_read_4(tcnt);
    514      1.4       uch 	DPRINTF((TEXT("\ncnt=0x%08x"), r32));
    515      1.4       uch 	/* TCOR0  timer constant register */
    516      1.4       uch 	r32 = reg_read_4(tcor);
    517      1.4       uch 	DPRINTF((TEXT(" constant=0x%04x"), r32));
    518      1.4       uch 
    519      1.4       uch 	if (unit == 2)
    520      1.4       uch 		DPRINTF((TEXT(" input capture=0x%08x\n"), SH3_TCPR2_REG));
    521      1.4       uch 	else
    522      1.4       uch 		DPRINTF((TEXT("\n")));
    523      1.2       uch }
    524      1.2       uch 
    525      1.2       uch void
    526      1.2       uch SHArchitecture::hd64461_dump(platid_t &platform)
    527      1.2       uch {
    528      1.2       uch 	u_int16_t r16;
    529      1.2       uch 	u_int8_t r8;
    530      1.2       uch 
    531      1.2       uch #define MATCH(p)						\
    532      1.2       uch 	platid_match(&platform, &platid_mask_MACH_##p)
    533      1.2       uch 
    534      1.2       uch 	DPRINTF((TEXT("<<<HD64461>>>\n")));
    535      1.2       uch 	if (!MATCH(HP_LX) &&
    536      1.2       uch 	    !MATCH(HP_JORNADA_6XX) &&
    537      1.2       uch 	    !MATCH(HITACHI_PERSONA_HPW230JC)) {
    538      1.2       uch 		DPRINTF((TEXT("don't exist.")));
    539      1.2       uch 		return;
    540      1.2       uch 	}
    541      1.2       uch 
    542      1.2       uch #if 0
    543      1.1       uch 	DPRINTF((TEXT("frame buffer test start\n")));
    544      1.2       uch 	u_int8_t *fb = reinterpret_cast<u_int8_t *>(HD64461_FBBASE);
    545      1.2       uch 
    546      1.2       uch 	for (int i = 0; i < 320 * 240 * 2 / 8; i++)
    547      1.2       uch 		*fb++ = 0xff;
    548      1.2       uch 	DPRINTF((TEXT("frame buffer test end\n")));
    549      1.2       uch #endif
    550      1.2       uch 	// System
    551      1.2       uch 	DPRINTF((TEXT("STBCR (System Control Register)\n")));
    552      1.2       uch 	r16 = reg_read_2(HD64461_SYSSTBCR_REG16);
    553      1.2       uch 	bitdisp(r16);
    554      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_SYSSTBCR_##m, #m)
    555      1.2       uch 	DBG_BIT_PRINT(r16, CKIO_STBY);
    556      1.2       uch 	DBG_BIT_PRINT(r16, SAFECKE_IST);
    557      1.2       uch 	DBG_BIT_PRINT(r16, SLCKE_IST);
    558      1.2       uch 	DBG_BIT_PRINT(r16, SAFECKE_OST);
    559      1.2       uch 	DBG_BIT_PRINT(r16, SLCKE_OST);
    560      1.2       uch 	DBG_BIT_PRINT(r16, SMIAST);
    561      1.2       uch 	DBG_BIT_PRINT(r16, SLCDST);
    562      1.2       uch 	DBG_BIT_PRINT(r16, SPC0ST);
    563      1.2       uch 	DBG_BIT_PRINT(r16, SPC1ST);
    564      1.2       uch 	DBG_BIT_PRINT(r16, SAFEST);
    565      1.2       uch 	DBG_BIT_PRINT(r16, STM0ST);
    566      1.2       uch 	DBG_BIT_PRINT(r16, STM1ST);
    567      1.2       uch 	DBG_BIT_PRINT(r16, SIRST);
    568      1.2       uch 	DBG_BIT_PRINT(r16, SURTSD);
    569      1.2       uch #undef DBG_BIT_PRINT
    570      1.2       uch 	DPRINTF((TEXT("\n")));
    571      1.2       uch 
    572      1.2       uch 	DPRINTF((TEXT("SYSCR (System Configuration Register)\n")));
    573      1.2       uch 	r16 = reg_read_2(HD64461_SYSSYSCR_REG16);
    574      1.2       uch 	bitdisp(r16);
    575      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_SYSSYSCR_##m, #m)
    576      1.2       uch 	DBG_BIT_PRINT(r16, SCPU_BUS_IGAT);
    577      1.2       uch 	DBG_BIT_PRINT(r16, SPTA_IR);
    578      1.2       uch 	DBG_BIT_PRINT(r16, SPTA_TM);
    579      1.2       uch 	DBG_BIT_PRINT(r16, SPTB_UR);
    580      1.2       uch 	DBG_BIT_PRINT(r16, WAIT_CTL_SEL);
    581      1.2       uch 	DBG_BIT_PRINT(r16, SMODE1);
    582      1.2       uch 	DBG_BIT_PRINT(r16, SMODE0);
    583      1.2       uch #undef DBG_BIT_PRINT
    584      1.2       uch 	DPRINTF((TEXT("\n")));
    585      1.2       uch 
    586      1.2       uch 	DPRINTF((TEXT("SCPUCR (CPU Data Bus Control Register)\n")));
    587      1.2       uch 	r16 = reg_read_2(HD64461_SYSSCPUCR_REG16);
    588      1.2       uch 	bitdisp(r16);
    589      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_SYSSCPUCR_##m, #m)
    590      1.2       uch 	DBG_BIT_PRINT(r16, SPDSTOF);
    591      1.2       uch 	DBG_BIT_PRINT(r16, SPDSTIG);
    592      1.2       uch 	DBG_BIT_PRINT(r16, SPCSTOF);
    593      1.2       uch 	DBG_BIT_PRINT(r16, SPCSTIG);
    594      1.2       uch 	DBG_BIT_PRINT(r16, SPBSTOF);
    595      1.2       uch 	DBG_BIT_PRINT(r16, SPBSTIG);
    596      1.2       uch 	DBG_BIT_PRINT(r16, SPASTOF);
    597      1.2       uch 	DBG_BIT_PRINT(r16, SPASTIG);
    598      1.2       uch 	DBG_BIT_PRINT(r16, SLCDSTIG);
    599      1.2       uch 	DBG_BIT_PRINT(r16, SCPU_CS56_EP);
    600      1.2       uch 	DBG_BIT_PRINT(r16, SCPU_CMD_EP);
    601      1.2       uch 	DBG_BIT_PRINT(r16, SCPU_ADDR_EP);
    602      1.2       uch 	DBG_BIT_PRINT(r16, SCPDPU);
    603      1.2       uch 	DBG_BIT_PRINT(r16, SCPU_A2319_EP);
    604      1.2       uch #undef DBG_BIT_PRINT
    605      1.2       uch 	DPRINTF((TEXT("\n")));
    606      1.2       uch 
    607      1.2       uch 	DPRINTF((TEXT("\n")));
    608      1.2       uch 
    609      1.2       uch 	// INTC
    610      1.2       uch 	DPRINTF((TEXT("NIRR (Interrupt Request Register)\n")));
    611      1.2       uch 	r16 = reg_read_2(HD64461_INTCNIRR_REG16);
    612      1.2       uch 	bitdisp(r16);
    613      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_INTCNIRR_##m, #m)
    614      1.2       uch 	DBG_BIT_PRINT(r16, PCC0R);
    615      1.2       uch 	DBG_BIT_PRINT(r16, PCC1R);
    616      1.2       uch 	DBG_BIT_PRINT(r16, AFER);
    617      1.2       uch 	DBG_BIT_PRINT(r16, GPIOR);
    618      1.2       uch 	DBG_BIT_PRINT(r16, TMU0R);
    619      1.2       uch 	DBG_BIT_PRINT(r16, TMU1R);
    620      1.2       uch 	DBG_BIT_PRINT(r16, IRDAR);
    621      1.2       uch 	DBG_BIT_PRINT(r16, UARTR);
    622      1.2       uch #undef DBG_BIT_PRINT
    623      1.2       uch 	DPRINTF((TEXT("\n")));
    624      1.2       uch 
    625      1.2       uch 	DPRINTF((TEXT("NIMR (Interrupt Mask Register)\n")));
    626      1.2       uch 	r16 = reg_read_2(HD64461_INTCNIMR_REG16);
    627      1.2       uch 	bitdisp(r16);
    628      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_INTCNIMR_##m, #m)
    629      1.2       uch 	DBG_BIT_PRINT(r16, PCC0M);
    630      1.2       uch 	DBG_BIT_PRINT(r16, PCC1M);
    631      1.2       uch 	DBG_BIT_PRINT(r16, AFEM);
    632      1.2       uch 	DBG_BIT_PRINT(r16, GPIOM);
    633      1.2       uch 	DBG_BIT_PRINT(r16, TMU0M);
    634      1.2       uch 	DBG_BIT_PRINT(r16, TMU1M);
    635      1.2       uch 	DBG_BIT_PRINT(r16, IRDAM);
    636      1.2       uch 	DBG_BIT_PRINT(r16, UARTM);
    637      1.2       uch #undef DBG_BIT_PRINT
    638      1.2       uch 	DPRINTF((TEXT("\n")));
    639      1.2       uch 
    640      1.2       uch 	DPRINTF((TEXT("\n")));
    641      1.2       uch 
    642      1.2       uch 	// PCMCIA
    643      1.2       uch 	// PCC0
    644      1.2       uch 	DPRINTF((TEXT("[PCC0 memory and I/O card (SH3 Area 6)]\n")));
    645      1.2       uch 	DPRINTF((TEXT("PCC0 Interface Status Register\n")));
    646      1.2       uch 	r8 = reg_read_1(HD64461_PCC0ISR_REG8);
    647      1.2       uch 	bitdisp(r8);
    648      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC0ISR_##m, #m)
    649      1.2       uch 	DBG_BIT_PRINT(r8, P0READY);
    650      1.2       uch 	DBG_BIT_PRINT(r8, P0MWP);
    651      1.2       uch 	DBG_BIT_PRINT(r8, P0VS2);
    652      1.2       uch 	DBG_BIT_PRINT(r8, P0VS1);
    653      1.2       uch 	DBG_BIT_PRINT(r8, P0CD2);
    654      1.2       uch 	DBG_BIT_PRINT(r8, P0CD1);
    655      1.2       uch 	DBG_BIT_PRINT(r8, P0BVD2);
    656      1.2       uch 	DBG_BIT_PRINT(r8, P0BVD1);
    657      1.2       uch #undef DBG_BIT_PRINT
    658      1.2       uch 	DPRINTF((TEXT("\n")));
    659      1.2       uch 
    660      1.2       uch 	DPRINTF((TEXT("PCC0 General Control Register\n")));
    661      1.2       uch 	r8 = reg_read_1(HD64461_PCC0GCR_REG8);
    662      1.2       uch 	bitdisp(r8);
    663      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC0GCR_##m, #m)
    664      1.2       uch 	DBG_BIT_PRINT(r8, P0DRVE);
    665      1.2       uch 	DBG_BIT_PRINT(r8, P0PCCR);
    666      1.2       uch 	DBG_BIT_PRINT(r8, P0PCCT);
    667      1.2       uch 	DBG_BIT_PRINT(r8, P0VCC0);
    668      1.2       uch 	DBG_BIT_PRINT(r8, P0MMOD);
    669      1.2       uch 	DBG_BIT_PRINT(r8, P0PA25);
    670      1.2       uch 	DBG_BIT_PRINT(r8, P0PA24);
    671      1.2       uch 	DBG_BIT_PRINT(r8, P0REG);
    672      1.2       uch #undef DBG_BIT_PRINT
    673      1.2       uch 	DPRINTF((TEXT("\n")));
    674      1.2       uch 
    675      1.2       uch 	DPRINTF((TEXT("PCC0 Card Status Change Register\n")));
    676      1.2       uch 	r8 = reg_read_1(HD64461_PCC0CSCR_REG8);
    677      1.2       uch 	bitdisp(r8);
    678      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC0CSCR_##m, #m)
    679      1.2       uch 	DBG_BIT_PRINT(r8, P0SCDI);
    680      1.2       uch 	DBG_BIT_PRINT(r8, P0IREQ);
    681      1.2       uch 	DBG_BIT_PRINT(r8, P0SC);
    682      1.2       uch 	DBG_BIT_PRINT(r8, P0CDC);
    683      1.2       uch 	DBG_BIT_PRINT(r8, P0RC);
    684      1.2       uch 	DBG_BIT_PRINT(r8, P0BW);
    685      1.2       uch 	DBG_BIT_PRINT(r8, P0BD);
    686      1.2       uch #undef DBG_BIT_PRINT
    687      1.2       uch 	DPRINTF((TEXT("\n")));
    688      1.2       uch 
    689      1.2       uch 	DPRINTF((TEXT("PCC0 Card Status Change Interrupt Enable Register\n")));
    690      1.2       uch 	r8 = reg_read_1(HD64461_PCC0CSCIER_REG8);
    691      1.2       uch 	bitdisp(r8);
    692      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC0CSCIER_##m, #m)
    693      1.2       uch 	DBG_BIT_PRINT(r8, P0CRE);
    694      1.2       uch 	DBG_BIT_PRINT(r8, P0SCE);
    695      1.2       uch 	DBG_BIT_PRINT(r8, P0CDE);
    696      1.2       uch 	DBG_BIT_PRINT(r8, P0RE);
    697      1.2       uch 	DBG_BIT_PRINT(r8, P0BWE);
    698      1.2       uch 	DBG_BIT_PRINT(r8, P0BDE);
    699      1.2       uch #undef DBG_BIT_PRINT
    700      1.2       uch 	DPRINTF((TEXT("\ninterrupt type: ")));
    701      1.2       uch 	switch (r8 & HD64461_PCC0CSCIER_P0IREQE_MASK) {
    702      1.2       uch 	case HD64461_PCC0CSCIER_P0IREQE_NONE:
    703      1.2       uch 		DPRINTF((TEXT("none\n")));
    704      1.2       uch 		break;
    705      1.2       uch 	case HD64461_PCC0CSCIER_P0IREQE_LEVEL:
    706      1.2       uch 		DPRINTF((TEXT("level\n")));
    707      1.2       uch 		break;
    708      1.2       uch 	case HD64461_PCC0CSCIER_P0IREQE_FEDGE:
    709      1.2       uch 		DPRINTF((TEXT("falling edge\n")));
    710      1.2       uch 		break;
    711      1.2       uch 	case HD64461_PCC0CSCIER_P0IREQE_REDGE:
    712      1.2       uch 		DPRINTF((TEXT("rising edge\n")));
    713      1.2       uch 		break;
    714      1.2       uch 	}
    715      1.2       uch 
    716      1.2       uch 	DPRINTF((TEXT("PCC0 Software Control Register\n")));
    717      1.2       uch 	r8 = reg_read_1(HD64461_PCC0SCR_REG8);
    718      1.2       uch 	bitdisp(r8);
    719      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC0SCR_##m, #m)
    720      1.2       uch 	DBG_BIT_PRINT(r8, P0VCC1);
    721      1.2       uch 	DBG_BIT_PRINT(r8, P0SWP);
    722      1.2       uch #undef DBG_BIT_PRINT
    723      1.2       uch 	DPRINTF((TEXT("\n")));
    724      1.2       uch 
    725      1.2       uch 	// PCC1
    726      1.2       uch 	DPRINTF((TEXT("[PCC1 memory card only (SH3 Area 5)]\n")));
    727      1.2       uch 	DPRINTF((TEXT("PCC1 Interface Status Register\n")));
    728      1.2       uch 	r8 = reg_read_1(HD64461_PCC1ISR_REG8);
    729      1.2       uch 	bitdisp(r8);
    730      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC1ISR_##m, #m)
    731      1.2       uch 	DBG_BIT_PRINT(r8, P1READY);
    732      1.2       uch 	DBG_BIT_PRINT(r8, P1MWP);
    733      1.2       uch 	DBG_BIT_PRINT(r8, P1VS2);
    734      1.2       uch 	DBG_BIT_PRINT(r8, P1VS1);
    735      1.2       uch 	DBG_BIT_PRINT(r8, P1CD2);
    736      1.2       uch 	DBG_BIT_PRINT(r8, P1CD1);
    737      1.2       uch 	DBG_BIT_PRINT(r8, P1BVD2);
    738      1.2       uch 	DBG_BIT_PRINT(r8, P1BVD1);
    739      1.2       uch #undef DBG_BIT_PRINT
    740      1.2       uch 	DPRINTF((TEXT("\n")));
    741      1.2       uch 
    742      1.2       uch 	DPRINTF((TEXT("PCC1 General Contorol Register\n")));
    743      1.2       uch 	r8 = reg_read_1(HD64461_PCC1GCR_REG8);
    744      1.2       uch 	bitdisp(r8);
    745      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC1GCR_##m, #m)
    746      1.2       uch 	DBG_BIT_PRINT(r8, P1DRVE);
    747      1.2       uch 	DBG_BIT_PRINT(r8, P1PCCR);
    748      1.2       uch 	DBG_BIT_PRINT(r8, P1VCC0);
    749      1.2       uch 	DBG_BIT_PRINT(r8, P1MMOD);
    750      1.2       uch 	DBG_BIT_PRINT(r8, P1PA25);
    751      1.2       uch 	DBG_BIT_PRINT(r8, P1PA24);
    752      1.2       uch 	DBG_BIT_PRINT(r8, P1REG);
    753      1.2       uch #undef DBG_BIT_PRINT
    754      1.2       uch 	DPRINTF((TEXT("\n")));
    755      1.2       uch 
    756      1.2       uch 	DPRINTF((TEXT("PCC1 Card Status Change Register\n")));
    757      1.2       uch 	r8 = reg_read_1(HD64461_PCC1CSCR_REG8);
    758      1.2       uch 	bitdisp(r8);
    759      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC1CSCR_##m, #m)
    760      1.2       uch 	DBG_BIT_PRINT(r8, P1SCDI);
    761      1.2       uch 	DBG_BIT_PRINT(r8, P1CDC);
    762      1.2       uch 	DBG_BIT_PRINT(r8, P1RC);
    763      1.2       uch 	DBG_BIT_PRINT(r8, P1BW);
    764      1.2       uch 	DBG_BIT_PRINT(r8, P1BD);
    765      1.2       uch #undef DBG_BIT_PRINT
    766      1.2       uch 	DPRINTF((TEXT("\n")));
    767      1.2       uch 
    768      1.2       uch 	DPRINTF((TEXT("PCC1 Card Status Change Interrupt Enable Register\n")));
    769      1.2       uch 	r8 = reg_read_1(HD64461_PCC1CSCIER_REG8);
    770      1.2       uch 	bitdisp(r8);
    771      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC1CSCIER_##m, #m)
    772      1.2       uch 	DBG_BIT_PRINT(r8, P1CRE);
    773      1.2       uch 	DBG_BIT_PRINT(r8, P1CDE);
    774      1.2       uch 	DBG_BIT_PRINT(r8, P1RE);
    775      1.2       uch 	DBG_BIT_PRINT(r8, P1BWE);
    776      1.2       uch 	DBG_BIT_PRINT(r8, P1BDE);
    777      1.2       uch #undef DBG_BIT_PRINT
    778      1.2       uch 	DPRINTF((TEXT("\n")));
    779      1.2       uch 
    780      1.2       uch 	DPRINTF((TEXT("PCC1 Software Control Register\n")));
    781      1.2       uch 	r8 = reg_read_1(HD64461_PCC1SCR_REG8);
    782      1.2       uch 	bitdisp(r8);
    783      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCC1SCR_##m, #m)
    784      1.2       uch 	DBG_BIT_PRINT(r8, P1VCC1);
    785      1.2       uch 	DBG_BIT_PRINT(r8, P1SWP);
    786      1.2       uch #undef DBG_BIT_PRINT
    787      1.2       uch 	DPRINTF((TEXT("\n")));
    788      1.2       uch 
    789      1.2       uch 	// General Control
    790      1.2       uch 	DPRINTF((TEXT("[General Control]\n")));
    791      1.2       uch 	DPRINTF((TEXT("PCC0 Output pins Control Register\n")));
    792      1.2       uch 	r8 = reg_read_1(HD64461_PCCP0OCR_REG8);
    793      1.2       uch 	bitdisp(r8);
    794      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCCP0OCR_##m, #m)
    795      1.2       uch 	DBG_BIT_PRINT(r8, P0DEPLUP);
    796      1.2       uch 	DBG_BIT_PRINT(r8, P0AEPLUP);
    797      1.2       uch #undef DBG_BIT_PRINT
    798      1.2       uch 	DPRINTF((TEXT("\n")));
    799      1.2       uch 
    800      1.2       uch 	DPRINTF((TEXT("PCC1 Output pins Control Register\n")));
    801      1.2       uch 	r8 = reg_read_1(HD64461_PCCP1OCR_REG8);
    802      1.2       uch 	bitdisp(r8);
    803      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCCP1OCR_##m, #m)
    804      1.2       uch 	DBG_BIT_PRINT(r8, P1RST8MA);
    805      1.2       uch 	DBG_BIT_PRINT(r8, P1RST4MA);
    806      1.2       uch 	DBG_BIT_PRINT(r8, P1RAS8MA);
    807      1.2       uch 	DBG_BIT_PRINT(r8, P1RAS4MA);
    808      1.2       uch #undef DBG_BIT_PRINT
    809      1.2       uch 	DPRINTF((TEXT("\n")));
    810      1.2       uch 
    811      1.2       uch 	DPRINTF((TEXT("PC Card General Control Register\n")));
    812      1.2       uch 	r8 = reg_read_1(HD64461_PCCPGCR_REG8);
    813      1.2       uch 	bitdisp(r8);
    814      1.2       uch #define DBG_BIT_PRINT(r, m)	_dbg_bit_print(r, HD64461_PCCPGCR_##m, #m)
    815      1.2       uch 	DBG_BIT_PRINT(r8, PSSDIR);
    816      1.2       uch 	DBG_BIT_PRINT(r8, PSSRDWR);
    817      1.2       uch #undef DBG_BIT_PRINT
    818      1.2       uch 	DPRINTF((TEXT("\n")));
    819      1.2       uch 
    820      1.2       uch 	// GPIO
    821      1.2       uch #define GPIO_DUMP_REG8(x)						\
    822      1.2       uch 	bitdisp(reg_read_1(HD64461_GPA##x##R_REG16));			\
    823      1.2       uch 	bitdisp(reg_read_1(HD64461_GPB##x##R_REG16));			\
    824      1.2       uch 	bitdisp(reg_read_1(HD64461_GPC##x##R_REG16));			\
    825      1.2       uch 	bitdisp(reg_read_1(HD64461_GPD##x##R_REG16))
    826      1.2       uch #define GPIO_DUMP_REG16(x)						\
    827      1.2       uch 	bitdisp(reg_read_2(HD64461_GPA##x##R_REG16));			\
    828      1.2       uch 	bitdisp(reg_read_2(HD64461_GPB##x##R_REG16));			\
    829      1.2       uch 	bitdisp(reg_read_2(HD64461_GPC##x##R_REG16));			\
    830      1.2       uch 	bitdisp(reg_read_2(HD64461_GPD##x##R_REG16))
    831      1.2       uch 
    832      1.2       uch 	DPRINTF((TEXT("GPIO Port Control Register\n")));
    833      1.2       uch 	GPIO_DUMP_REG16(C);
    834      1.2       uch 	DPRINTF((TEXT("GPIO Port Data Register\n")));
    835      1.2       uch 	GPIO_DUMP_REG8(D);
    836      1.2       uch 	DPRINTF((TEXT("GPIO Port Interrupt Control Register\n")));
    837      1.2       uch 	GPIO_DUMP_REG8(IC);
    838      1.2       uch 	DPRINTF((TEXT("GPIO Port Interrupt Status  Register\n")));
    839      1.2       uch 	GPIO_DUMP_REG8(IS);
    840      1.2       uch }
    841      1.2       uch 
    842      1.2       uch #ifdef SH7709TEST
    843      1.7       uch u_int32_t sh7707_fb_dma_addr;
    844      1.7       uch u_int16_t val;
    845      1.7       uch int s;
    846      1.1       uch 
    847      1.7       uch s = suspendIntr();
    848      1.7       uch VOLATILE_REF16(SH7707_LCDAR_REG16) = SH7707_LCDAR_LCDDMR0;
    849      1.7       uch val = VOLATILE_REF16(SH7707_LCDDMR_REG16);
    850      1.7       uch sh7707_fb_dma_addr = val;
    851      1.7       uch VOLATILE_REF16(SH7707_LCDAR_REG16) = SH7707_LCDAR_LCDDMR1;
    852      1.7       uch val = VOLATILE_REF16(SH7707_LCDDMR_REG16);
    853      1.7       uch sh7707_fb_dma_addr |= (val << 16);
    854      1.7       uch resumeIntr(s);
    855      1.1       uch 
    856      1.7       uch DPRINTF((TEXT("SH7707 frame buffer dma address: 0x%08x\n"),
    857      1.7       uch     sh7707_fb_dma_addr));
    858      1.1       uch #endif
    859