sh_arch.h revision 1.8 1 1.8 uch /* -*-C++-*- $NetBSD: sh_arch.h,v 1.8 2004/08/13 15:50:09 uch Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.8 uch * Copyright (c) 2001, 2002, 2004 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.1 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 uch * notice, this list of conditions and the following disclaimer in the
17 1.1 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch * 3. All advertising materials mentioning features or use of this software
19 1.1 uch * must display the following acknowledgement:
20 1.1 uch * This product includes software developed by the NetBSD
21 1.1 uch * Foundation, Inc. and its contributors.
22 1.1 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 uch * contributors may be used to endorse or promote products derived
24 1.1 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.1 uch
39 1.1 uch #ifndef _HPCBOOT_SH_ARCH_H_
40 1.7 uch #define _HPCBOOT_SH_ARCH_H_
41 1.1 uch
42 1.1 uch #include <arch.h>
43 1.6 uch #include <memory.h> // loadBank
44 1.6 uch #include <console.h> // DPRINTF
45 1.6 uch
46 1.6 uch #include <sh3/dev/sh_dev.h>
47 1.6 uch
48 1.6 uch // CPU specific macro
49 1.6 uch #include <sh3/cpu/sh3.h>
50 1.6 uch #include <sh3/cpu/sh4.h>
51 1.1 uch
52 1.1 uch class SHArchitecture : public Architecture {
53 1.1 uch protected:
54 1.1 uch typedef void(*boot_func_t)(struct BootArgs *, struct PageTag *);
55 1.6 uch SHdev *_dev;
56 1.1 uch
57 1.1 uch private:
58 1.6 uch typedef Architecture super;
59 1.1 uch boot_func_t _boot_func;
60 1.1 uch
61 1.1 uch protected:
62 1.6 uch // should be created as actual product insntnce. not public.
63 1.1 uch SHArchitecture(Console *&cons, MemoryManager *&mem, boot_func_t bootfunc)
64 1.1 uch : _boot_func(bootfunc), Architecture(cons, mem) {
65 1.5 uch // NO-OP
66 1.1 uch }
67 1.1 uch virtual ~SHArchitecture(void) { /* NO-OP */ }
68 1.6 uch virtual void cache_flush(void) = 0;
69 1.1 uch
70 1.1 uch public:
71 1.6 uch virtual BOOL init(void);
72 1.6 uch virtual BOOL setupLoader(void);
73 1.6 uch virtual void systemInfo(void);
74 1.6 uch virtual void jump(kaddr_t info, kaddr_t pvce);
75 1.1 uch
76 1.6 uch // returns host machines CPU type. 3 for SH3. 4 for SH4
77 1.6 uch static int cpu_type(void);
78 1.1 uch };
79 1.1 uch
80 1.7 uch //
81 1.5 uch // SH product. setup cache flush routine and 2nd-bootloader.
82 1.5 uch //
83 1.5 uch
84 1.5 uch //
85 1.5 uch // SH3 series.
86 1.5 uch ///
87 1.7 uch #define SH_(x) \
88 1.6 uch class SH ## x : public SHArchitecture { \
89 1.6 uch private: \
90 1.6 uch typedef SHArchitecture super; \
91 1.1 uch public: \
92 1.6 uch SH ## x(Console *&cons, MemoryManager *&mem, boot_func_t bootfunc)\
93 1.1 uch : SHArchitecture(cons, mem, bootfunc) { \
94 1.5 uch DPRINTF((TEXT("CPU: SH") TEXT(#x) TEXT("\n"))); \
95 1.6 uch _dev = new SH3dev; \
96 1.1 uch } \
97 1.6 uch ~SH ## x(void) { \
98 1.6 uch delete _dev; \
99 1.6 uch } \
100 1.6 uch \
101 1.6 uch virtual BOOL init(void) { \
102 1.6 uch int sz; \
103 1.1 uch \
104 1.6 uch if (!super::init()) \
105 1.6 uch return FALSE; \
106 1.6 uch /* SH7709, SH7709A split AREA3 to two area. */ \
107 1.6 uch sz = SH_AREA_SIZE / 2; \
108 1.6 uch _mem->loadBank(SH_AREA3_START, sz); \
109 1.6 uch _mem->loadBank(SH_AREA3_START + sz , sz); \
110 1.6 uch return TRUE; \
111 1.6 uch } \
112 1.6 uch \
113 1.6 uch virtual void cache_flush(void) { \
114 1.6 uch SH ## x ## _CACHE_FLUSH(); \
115 1.1 uch } \
116 1.1 uch \
117 1.1 uch static void boot_func(struct BootArgs *, struct PageTag *); \
118 1.1 uch }
119 1.1 uch
120 1.6 uch SH_(7709);
121 1.6 uch SH_(7709A);
122 1.8 uch SH_(7707);
123 1.6 uch
124 1.6 uch //
125 1.6 uch // SH4 series.
126 1.6 uch ///
127 1.6 uch class SH7750 : public SHArchitecture {
128 1.6 uch private:
129 1.6 uch typedef SHArchitecture super;
130 1.6 uch
131 1.6 uch public:
132 1.6 uch SH7750(Console *&cons, MemoryManager *&mem, boot_func_t bootfunc)
133 1.6 uch : SHArchitecture(cons, mem, bootfunc) {
134 1.6 uch DPRINTF((TEXT("CPU: SH7750\n")));
135 1.6 uch _dev = new SH4dev;
136 1.6 uch }
137 1.6 uch ~SH7750(void) {
138 1.6 uch delete _dev;
139 1.6 uch }
140 1.6 uch
141 1.6 uch virtual BOOL init(void) {
142 1.6 uch
143 1.6 uch if (!super::init())
144 1.6 uch return FALSE;
145 1.6 uch _mem->loadBank(SH_AREA3_START, SH_AREA_SIZE);
146 1.6 uch
147 1.6 uch return TRUE;
148 1.6 uch }
149 1.6 uch
150 1.6 uch virtual void cache_flush(void) {
151 1.6 uch //
152 1.7 uch // To invalidate I-cache, program must run on P2. I can't
153 1.6 uch // do it myself, use WinCE API. (WCE2.10 or later)
154 1.6 uch //
155 1.6 uch CacheSync(CACHE_D_WBINV);
156 1.6 uch CacheSync(CACHE_I_INV);
157 1.6 uch }
158 1.6 uch
159 1.6 uch virtual BOOL setupLoader(void) {
160 1.6 uch //
161 1.6 uch // 2nd boot loader access cache address array. run on P2.
162 1.7 uch //
163 1.6 uch if (super::setupLoader()) {
164 1.6 uch (u_int32_t)_loader_addr |= 0x20000000;
165 1.6 uch DPRINTF
166 1.6 uch ((TEXT("loader address moved to P2-area 0x%08x\n"),
167 1.6 uch (unsigned)_loader_addr));
168 1.6 uch return TRUE;
169 1.6 uch }
170 1.6 uch
171 1.6 uch return FALSE;
172 1.6 uch }
173 1.6 uch
174 1.6 uch static void boot_func(struct BootArgs *, struct PageTag *);
175 1.6 uch };
176 1.6 uch
177 1.7 uch //
178 1.5 uch // 2nd-bootloader. make sure that PIC and its size is lower than page size.
179 1.5 uch // and can't call subroutine.
180 1.5 uch //
181 1.7 uch #define SH_BOOT_FUNC_(x) \
182 1.1 uch void \
183 1.1 uch SH##x##::boot_func(struct BootArgs *bi, struct PageTag *p) \
184 1.1 uch { \
185 1.1 uch /* Disable interrupt. block exception.(TLB exception don't occur) */ \
186 1.1 uch int tmp; \
187 1.1 uch __asm("stc sr, r5\n" \
188 1.1 uch "or r4, r5\n" \
189 1.1 uch "ldc r5, sr\n", 0x500000f0, tmp); \
190 1.6 uch /* Now I run on P1(P2 for SH4), TLB flush. and disable. */ \
191 1.1 uch \
192 1.6 uch SH ## x ## _MMU_DISABLE(); \
193 1.1 uch do { \
194 1.1 uch u_int32_t *dst =(u_int32_t *)p->dst; \
195 1.1 uch u_int32_t *src =(u_int32_t *)p->src; \
196 1.1 uch u_int32_t sz = p->sz / sizeof (int); \
197 1.1 uch if (p->src == ~0) \
198 1.1 uch while (sz--) \
199 1.1 uch *dst++ = 0; \
200 1.1 uch else \
201 1.1 uch while (sz--) \
202 1.1 uch *dst++ = *src++; \
203 1.1 uch } while ((p =(struct PageTag *)p->next) != ~0); \
204 1.1 uch \
205 1.6 uch SH ## x ## _CACHE_FLUSH(); \
206 1.1 uch \
207 1.1 uch /* jump to kernel entry. */ \
208 1.1 uch __asm("jmp @r7\n" \
209 1.1 uch "nop\n", bi->argc, bi->argv, \
210 1.1 uch bi->bootinfo, bi->kernel_entry); \
211 1.1 uch }
212 1.1 uch
213 1.7 uch // suspend/resume external Interrupt.
214 1.6 uch // (don't block) use under privilege mode.
215 1.5 uch //
216 1.6 uch __BEGIN_DECLS
217 1.6 uch u_int32_t suspendIntr(void);
218 1.6 uch void resumeIntr(u_int32_t);
219 1.6 uch __END_DECLS
220 1.1 uch
221 1.1 uch #endif // _HPCBOOT_SH_ARCH_H_
222