sacc_hpcarm.c revision 1.9.8.1 1 1.9.8.1 yamt /* $NetBSD: sacc_hpcarm.c,v 1.9.8.1 2008/05/18 12:32:02 yamt Exp $ */
2 1.1 bsh
3 1.1 bsh /*-
4 1.1 bsh * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 bsh * All rights reserved.
6 1.1 bsh *
7 1.1 bsh * This code is derived from software contributed to The NetBSD Foundation
8 1.1 bsh * by IWAMOTO Toshihiro.
9 1.1 bsh *
10 1.1 bsh * Redistribution and use in source and binary forms, with or without
11 1.1 bsh * modification, are permitted provided that the following conditions
12 1.1 bsh * are met:
13 1.1 bsh * 1. Redistributions of source code must retain the above copyright
14 1.1 bsh * notice, this list of conditions and the following disclaimer.
15 1.1 bsh * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 bsh * notice, this list of conditions and the following disclaimer in the
17 1.1 bsh * documentation and/or other materials provided with the distribution.
18 1.1 bsh *
19 1.1 bsh * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 bsh * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 bsh * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 bsh * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 bsh * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 bsh * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 bsh * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 bsh * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 bsh * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 bsh * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 bsh * POSSIBILITY OF SUCH DAMAGE.
30 1.1 bsh */
31 1.1 bsh
32 1.1 bsh /*
33 1.7 peter * Platform dependent part for SA-11[01]1 companion chip on hpcarm.
34 1.1 bsh */
35 1.1 bsh
36 1.1 bsh #include <sys/cdefs.h>
37 1.9.8.1 yamt __KERNEL_RCSID(0, "$NetBSD: sacc_hpcarm.c,v 1.9.8.1 2008/05/18 12:32:02 yamt Exp $");
38 1.1 bsh
39 1.1 bsh #include <sys/param.h>
40 1.1 bsh #include <sys/systm.h>
41 1.1 bsh #include <sys/types.h>
42 1.1 bsh #include <sys/conf.h>
43 1.1 bsh #include <sys/device.h>
44 1.1 bsh #include <sys/kernel.h>
45 1.1 bsh #include <sys/malloc.h>
46 1.1 bsh #include <sys/uio.h>
47 1.1 bsh
48 1.1 bsh #include <machine/bus.h>
49 1.1 bsh #include <machine/platid.h>
50 1.1 bsh #include <machine/platid_mask.h>
51 1.1 bsh
52 1.1 bsh #include <arm/sa11x0/sa11x0_reg.h>
53 1.1 bsh #include <arm/sa11x0/sa11x0_var.h>
54 1.1 bsh #include <arm/sa11x0/sa11x0_gpioreg.h>
55 1.1 bsh #include <arm/sa11x0/sa1111_reg.h>
56 1.1 bsh #include <arm/sa11x0/sa1111_var.h>
57 1.1 bsh
58 1.3 peter static void sacc_attach(struct device *, struct device *, void *);
59 1.1 bsh static int sacc_intr(void *);
60 1.1 bsh
61 1.1 bsh struct platid_data sacc_platid_table[] = {
62 1.5 peter { &platid_mask_MACH_HP_JORNADA_7XX, (void *)1 },
63 1.1 bsh { NULL, NULL }
64 1.1 bsh };
65 1.1 bsh
66 1.1 bsh CFATTACH_DECL(sacc, sizeof(struct sacc_softc),
67 1.1 bsh sacc_probe, sacc_attach, NULL, NULL);
68 1.1 bsh
69 1.1 bsh #ifdef INTR_DEBUG
70 1.1 bsh #define DPRINTF(arg) printf arg
71 1.1 bsh #else
72 1.1 bsh #define DPRINTF(arg)
73 1.1 bsh #endif
74 1.1 bsh
75 1.1 bsh static void
76 1.3 peter sacc_attach(struct device *parent, struct device *self, void *aux)
77 1.1 bsh {
78 1.1 bsh int i, gpiopin;
79 1.6 peter uint32_t skid;
80 1.1 bsh struct sacc_softc *sc = (struct sacc_softc *)self;
81 1.1 bsh struct sa11x0_softc *psc = (struct sa11x0_softc *)parent;
82 1.1 bsh struct sa11x0_attach_args *sa = aux;
83 1.1 bsh struct platid_data *p;
84 1.1 bsh
85 1.1 bsh printf("\n");
86 1.1 bsh
87 1.1 bsh sc->sc_iot = sa->sa_iot;
88 1.1 bsh sc->sc_piot = psc->sc_iot;
89 1.1 bsh sc->sc_gpioh = psc->sc_gpioh;
90 1.7 peter
91 1.7 peter p = platid_search_data(&platid, sacc_platid_table);
92 1.7 peter if (p == NULL)
93 1.1 bsh return;
94 1.1 bsh
95 1.7 peter gpiopin = (int)p->data;
96 1.1 bsh sc->sc_gpiomask = 1 << gpiopin;
97 1.1 bsh
98 1.1 bsh if (bus_space_map(sa->sa_iot, sa->sa_addr, sa->sa_size, 0,
99 1.1 bsh &sc->sc_ioh)) {
100 1.1 bsh printf("%s: unable to map registers\n", sc->sc_dev.dv_xname);
101 1.1 bsh return;
102 1.1 bsh }
103 1.1 bsh
104 1.1 bsh skid = bus_space_read_4(sc->sc_iot, sc->sc_ioh, SACCSBI_SKID);
105 1.1 bsh
106 1.7 peter printf("%s: SA-1111 rev %d.%d\n", sc->sc_dev.dv_xname,
107 1.8 peter (skid & 0xf0) >> 4, skid & 0xf);
108 1.1 bsh
109 1.3 peter for (i = 0; i < SACCIC_LEN; i++)
110 1.1 bsh sc->sc_intrhand[i] = NULL;
111 1.1 bsh
112 1.7 peter /* initialize SA-1111 interrupt controller */
113 1.1 bsh bus_space_write_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTEN0, 0);
114 1.1 bsh bus_space_write_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTEN1, 0);
115 1.1 bsh bus_space_write_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTTSTSEL, 0);
116 1.1 bsh bus_space_write_4(sc->sc_iot, sc->sc_ioh,
117 1.1 bsh SACCIC_INTSTATCLR0, 0xffffffff);
118 1.1 bsh bus_space_write_4(sc->sc_iot, sc->sc_ioh,
119 1.1 bsh SACCIC_INTSTATCLR1, 0xffffffff);
120 1.1 bsh
121 1.7 peter /* connect to SA-1110's GPIO intr */
122 1.1 bsh sa11x0_intr_establish(0, gpiopin, 1, IPL_SERIAL, sacc_intr, sc);
123 1.1 bsh
124 1.7 peter /* attach each devices */
125 1.2 drochner config_search_ia(sa1111_search, self, "sacc", NULL);
126 1.1 bsh }
127 1.1 bsh
128 1.1 bsh static int
129 1.3 peter sacc_intr(void *arg)
130 1.1 bsh {
131 1.1 bsh int i;
132 1.6 peter uint32_t mask;
133 1.1 bsh struct sacc_intrvec intstat;
134 1.1 bsh struct sacc_softc *sc = arg;
135 1.1 bsh struct sacc_intrhand *ih;
136 1.1 bsh
137 1.1 bsh intstat.lo =
138 1.1 bsh bus_space_read_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTSTATCLR0);
139 1.1 bsh intstat.hi =
140 1.1 bsh bus_space_read_4(sc->sc_iot, sc->sc_ioh, SACCIC_INTSTATCLR1);
141 1.7 peter DPRINTF(("sacc_intr: %x %x\n", intstat.lo, intstat.hi));
142 1.1 bsh
143 1.7 peter /* clear SA-1110's GPIO intr status */
144 1.1 bsh bus_space_write_4(sc->sc_piot, sc->sc_gpioh,
145 1.1 bsh SAGPIO_EDR, sc->sc_gpiomask);
146 1.1 bsh
147 1.3 peter for (i = 0, mask = 1; i < 32; i++, mask <<= 1)
148 1.1 bsh if (intstat.lo & mask) {
149 1.1 bsh /*
150 1.1 bsh * Clear intr status before calling intr handlers.
151 1.1 bsh * This cause stray interrupts, but clearing
152 1.1 bsh * after calling intr handlers cause intr lossage.
153 1.1 bsh */
154 1.1 bsh bus_space_write_4(sc->sc_iot, sc->sc_ioh,
155 1.1 bsh SACCIC_INTSTATCLR0, 1 << i);
156 1.1 bsh
157 1.3 peter for (ih = sc->sc_intrhand[i]; ih; ih = ih->ih_next)
158 1.9 matt softint_schedule(ih->ih_soft);
159 1.1 bsh }
160 1.3 peter for (i = 0, mask = 1; i < SACCIC_LEN - 32; i++, mask <<= 1)
161 1.1 bsh if (intstat.hi & mask) {
162 1.1 bsh bus_space_write_4(sc->sc_iot, sc->sc_ioh,
163 1.1 bsh SACCIC_INTSTATCLR1, 1 << i);
164 1.3 peter for (ih = sc->sc_intrhand[i + 32]; ih; ih = ih->ih_next)
165 1.9 matt softint_schedule(ih->ih_soft);
166 1.1 bsh }
167 1.1 bsh return 1;
168 1.1 bsh }
169