1 1.18 thorpej /* $NetBSD: uda1341.c,v 1.18 2023/12/20 14:50:02 thorpej Exp $ */ 2 1.1 ichiro 3 1.1 ichiro /*- 4 1.1 ichiro * Copyright (c) 2001 The NetBSD Foundation, Inc. All rights reserved. 5 1.1 ichiro * 6 1.1 ichiro * This code is derived from software contributed to The NetBSD Foundation 7 1.1 ichiro * by Ichiro FUKUHARA (ichiro (at) ichiro.org). 8 1.1 ichiro * 9 1.1 ichiro * Redistribution and use in source and binary forms, with or without 10 1.1 ichiro * modification, are permitted provided that the following conditions 11 1.1 ichiro * are met: 12 1.1 ichiro * 1. Redistributions of source code must retain the above copyright 13 1.1 ichiro * notice, this list of conditions and the following disclaimer. 14 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright 15 1.1 ichiro * notice, this list of conditions and the following disclaimer in the 16 1.1 ichiro * documentation and/or other materials provided with the distribution. 17 1.1 ichiro * 18 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 19 1.1 ichiro * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 20 1.1 ichiro * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 21 1.1 ichiro * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 22 1.1 ichiro * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 23 1.1 ichiro * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 24 1.1 ichiro * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 25 1.1 ichiro * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 26 1.1 ichiro * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 27 1.1 ichiro * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 28 1.1 ichiro * POSSIBILITY OF SUCH DAMAGE. 29 1.1 ichiro */ 30 1.5 lukem 31 1.5 lukem #include <sys/cdefs.h> 32 1.18 thorpej __KERNEL_RCSID(0, "$NetBSD: uda1341.c,v 1.18 2023/12/20 14:50:02 thorpej Exp $"); 33 1.1 ichiro 34 1.1 ichiro #include <sys/param.h> 35 1.1 ichiro #include <sys/systm.h> 36 1.1 ichiro #include <sys/types.h> 37 1.1 ichiro #include <sys/conf.h> 38 1.1 ichiro #include <sys/file.h> 39 1.1 ichiro #include <sys/device.h> 40 1.1 ichiro #include <sys/kernel.h> 41 1.1 ichiro #include <sys/kthread.h> 42 1.15 dyoung #include <sys/bus.h> 43 1.1 ichiro 44 1.1 ichiro #include <hpcarm/dev/ipaq_saipvar.h> 45 1.1 ichiro #include <hpcarm/dev/ipaq_gpioreg.h> 46 1.1 ichiro #include <hpcarm/dev/uda1341.h> 47 1.10 peter 48 1.10 peter #include <arm/sa11x0/sa11x0_gpioreg.h> 49 1.10 peter #include <arm/sa11x0/sa11x0_sspreg.h> 50 1.1 ichiro 51 1.1 ichiro struct uda1341_softc { 52 1.14 rjs device_t sc_dev; 53 1.1 ichiro bus_space_tag_t sc_iot; 54 1.1 ichiro bus_space_handle_t sc_ioh; 55 1.1 ichiro struct ipaq_softc *sc_parent; 56 1.1 ichiro }; 57 1.1 ichiro 58 1.14 rjs static int uda1341_match(device_t, cfdata_t, void *); 59 1.14 rjs static void uda1341_attach(device_t, device_t, void *); 60 1.1 ichiro static int uda1341_print(void *, const char *); 61 1.14 rjs static int uda1341_search(device_t, cfdata_t, const int *, void *); 62 1.1 ichiro 63 1.1 ichiro static void uda1341_output_high(struct uda1341_softc *); 64 1.1 ichiro static void uda1341_output_low(struct uda1341_softc *); 65 1.1 ichiro static void uda1341_L3_init(struct uda1341_softc *); 66 1.1 ichiro static void uda1341_init(struct uda1341_softc *); 67 1.1 ichiro static void uda1341_reset(struct uda1341_softc *); 68 1.1 ichiro static void uda1341_reginit(struct uda1341_softc *); 69 1.1 ichiro 70 1.14 rjs #if 0 71 1.1 ichiro static int L3_getbit(struct uda1341_softc *); 72 1.14 rjs #endif 73 1.1 ichiro static void L3_sendbit(struct uda1341_softc *, int); 74 1.14 rjs #if 0 75 1.9 peter static uint8_t L3_getbyte(struct uda1341_softc *, int); 76 1.14 rjs #endif 77 1.9 peter static void L3_sendbyte(struct uda1341_softc *, uint8_t, int); 78 1.14 rjs #if 0 79 1.9 peter static int L3_read(struct uda1341_softc *, uint8_t, uint8_t *, int); 80 1.14 rjs #endif 81 1.9 peter static int L3_write(struct uda1341_softc *, uint8_t, uint8_t *, int); 82 1.1 ichiro 83 1.14 rjs CFATTACH_DECL_NEW(uda, sizeof(struct uda1341_softc), 84 1.4 thorpej uda1341_match, uda1341_attach, NULL, NULL); 85 1.1 ichiro 86 1.1 ichiro /* 87 1.1 ichiro * Philips L3 bus support. 88 1.1 ichiro * GPIO lines are used for clock, data and mode pins. 89 1.1 ichiro */ 90 1.1 ichiro #define L3_DATA GPIO_H3600_L3_DATA 91 1.1 ichiro #define L3_MODE GPIO_H3600_L3_MODE 92 1.1 ichiro #define L3_CLK GPIO_H3600_L3_CLK 93 1.1 ichiro 94 1.1 ichiro static struct { 95 1.9 peter uint8_t data0; /* direct addressing register */ 96 1.1 ichiro } DIRECT_REG = {0}; 97 1.1 ichiro 98 1.1 ichiro static struct { 99 1.9 peter uint8_t data0; /* extended addressing register 1 */ 100 1.9 peter uint8_t data1; /* extended addressing register 2 */ 101 1.1 ichiro } EXTEND_REG = {0, 0}; 102 1.1 ichiro 103 1.1 ichiro /* 104 1.1 ichiro * register space access macros 105 1.1 ichiro */ 106 1.1 ichiro #define GPIO_WRITE(sc, reg, val) \ 107 1.1 ichiro bus_space_write_4(sc->sc_iot, sc->sc_parent->sc_gpioh, reg, val) 108 1.1 ichiro #define GPIO_READ(sc, reg) \ 109 1.1 ichiro bus_space_read_4(sc->sc_iot, sc->sc_parent->sc_gpioh, reg) 110 1.1 ichiro #define EGPIO_WRITE(sc) \ 111 1.1 ichiro bus_space_write_2(sc->sc_iot, sc->sc_parent->sc_egpioh, \ 112 1.1 ichiro 0, sc->sc_parent->ipaq_egpio) 113 1.1 ichiro #define SSP_WRITE(sc, reg, val) \ 114 1.1 ichiro bus_space_write_4(sc->sc_iot, sc->sc_parent->sc_ssph, reg, val) 115 1.1 ichiro 116 1.1 ichiro static int 117 1.14 rjs uda1341_match(device_t parent, cfdata_t cf, void *aux) 118 1.1 ichiro { 119 1.1 ichiro return (1); 120 1.1 ichiro } 121 1.1 ichiro 122 1.1 ichiro static void 123 1.14 rjs uda1341_attach(device_t parent, device_t self, void *aux) 124 1.1 ichiro { 125 1.14 rjs struct uda1341_softc *sc = device_private(self); 126 1.14 rjs struct ipaq_softc *psc = device_private(parent); 127 1.1 ichiro 128 1.14 rjs aprint_normal("\n"); 129 1.14 rjs aprint_normal_dev(self, "UDA1341 CODEC\n"); 130 1.1 ichiro 131 1.14 rjs sc->sc_dev = self; 132 1.1 ichiro sc->sc_iot = psc->sc_iot; 133 1.1 ichiro sc->sc_ioh = psc->sc_ioh; 134 1.14 rjs sc->sc_parent = psc; 135 1.1 ichiro 136 1.1 ichiro uda1341_L3_init(sc); 137 1.1 ichiro uda1341_init(sc); 138 1.1 ichiro 139 1.1 ichiro uda1341_reset(sc); 140 1.1 ichiro 141 1.1 ichiro uda1341_reginit(sc); 142 1.1 ichiro 143 1.1 ichiro 144 1.1 ichiro /* 145 1.1 ichiro * Attach each devices 146 1.1 ichiro */ 147 1.1 ichiro 148 1.16 thorpej config_search(self, NULL, 149 1.17 thorpej CFARGS(.search = uda1341_search)); 150 1.1 ichiro } 151 1.1 ichiro 152 1.1 ichiro static int 153 1.14 rjs uda1341_search(device_t parent, cfdata_t cf, const int *ldesc, void *aux) 154 1.1 ichiro { 155 1.16 thorpej if (config_probe(parent, cf, NULL)) 156 1.17 thorpej config_attach(parent, cf, NULL, uda1341_print, CFARGS_NONE); 157 1.1 ichiro return 0; 158 1.1 ichiro } 159 1.1 ichiro 160 1.1 ichiro 161 1.1 ichiro static int 162 1.12 dsl uda1341_print(void *aux, const char *name) 163 1.1 ichiro { 164 1.1 ichiro return (UNCONF); 165 1.1 ichiro } 166 1.1 ichiro 167 1.1 ichiro static void 168 1.12 dsl uda1341_output_high(struct uda1341_softc *sc) 169 1.1 ichiro { 170 1.1 ichiro int cr; 171 1.1 ichiro 172 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, (L3_DATA | L3_MODE | L3_CLK)); 173 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR) | (L3_DATA | L3_MODE | L3_CLK); 174 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr); 175 1.1 ichiro } 176 1.1 ichiro 177 1.1 ichiro static void 178 1.12 dsl uda1341_output_low(struct uda1341_softc *sc) 179 1.1 ichiro { 180 1.1 ichiro int cr; 181 1.1 ichiro 182 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR); 183 1.1 ichiro cr &= ~(L3_DATA | L3_MODE | L3_CLK); 184 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr); 185 1.1 ichiro } 186 1.1 ichiro 187 1.1 ichiro static void 188 1.12 dsl uda1341_L3_init(struct uda1341_softc *sc) 189 1.1 ichiro { 190 1.1 ichiro int cr; 191 1.1 ichiro 192 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_AFR); 193 1.1 ichiro cr &= ~(L3_DATA | L3_MODE | L3_CLK); 194 1.1 ichiro GPIO_WRITE(sc, SAGPIO_AFR, cr); 195 1.1 ichiro 196 1.1 ichiro uda1341_output_low(sc); 197 1.1 ichiro } 198 1.1 ichiro 199 1.1 ichiro static void 200 1.12 dsl uda1341_init(struct uda1341_softc *sc) 201 1.1 ichiro { 202 1.1 ichiro int cr; 203 1.1 ichiro 204 1.1 ichiro /* GPIO initialize */ 205 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_AFR); 206 1.1 ichiro cr &= ~(GPIO_ALT_SSP_TXD | GPIO_ALT_SSP_RXD | GPIO_ALT_SSP_SCLK | 207 1.1 ichiro GPIO_ALT_SSP_SFRM); 208 1.1 ichiro cr |= GPIO_ALT_SSP_CLK; 209 1.1 ichiro GPIO_WRITE(sc, SAGPIO_AFR, cr); 210 1.1 ichiro 211 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR); 212 1.1 ichiro cr &= ~GPIO_ALT_SSP_CLK; 213 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr); 214 1.1 ichiro 215 1.1 ichiro /* SSP initialize & enable */ 216 1.1 ichiro SSP_WRITE(sc, SASSP_CR1, CR1_ECS); 217 1.1 ichiro cr = 0xF | (CR0_FRF_MASK & (1<<4)) | (CR0_SCR_MASK & (3<<8)) | CR0_SSE; 218 1.1 ichiro SSP_WRITE(sc, SASSP_CR0, cr); 219 1.1 ichiro 220 1.1 ichiro /* Enable the audio power */ 221 1.1 ichiro sc->sc_parent->ipaq_egpio |= 222 1.1 ichiro (EGPIO_H3600_AUD_PWRON | EGPIO_H3600_AUD_ON); 223 1.1 ichiro sc->sc_parent->ipaq_egpio &= 224 1.1 ichiro ~(EGPIO_H3600_CODEC_RESET | EGPIO_H3600_QMUTE); 225 1.1 ichiro EGPIO_WRITE(sc); 226 1.1 ichiro 227 1.1 ichiro /* external clock configured for 44100 samples/sec */ 228 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR); 229 1.1 ichiro cr |= (GPIO_H3600_CLK_SET0 | GPIO_H3600_CLK_SET1); 230 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr); 231 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, GPIO_H3600_CLK_SET0); 232 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, GPIO_H3600_CLK_SET1); 233 1.1 ichiro 234 1.1 ichiro /* wait for power on */ 235 1.1 ichiro delay(100*1000); 236 1.1 ichiro sc->sc_parent->ipaq_egpio |= EGPIO_H3600_CODEC_RESET; 237 1.1 ichiro EGPIO_WRITE(sc); 238 1.1 ichiro 239 1.1 ichiro /* Wait for the UDA1341 to wake up */ 240 1.1 ichiro delay(100*1000); 241 1.1 ichiro } 242 1.1 ichiro 243 1.1 ichiro static void 244 1.14 rjs uda1341_reset(struct uda1341_softc *sc) 245 1.1 ichiro { 246 1.9 peter uint8_t command; 247 1.1 ichiro 248 1.1 ichiro command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_STATUS; 249 1.1 ichiro DIRECT_REG.data0 = STATUS0_RST | STATUS0_SC_256 | STATUS0_IF_LSB16; 250 1.9 peter L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1); 251 1.1 ichiro 252 1.1 ichiro sc->sc_parent->ipaq_egpio &= ~EGPIO_H3600_CODEC_RESET; 253 1.1 ichiro EGPIO_WRITE(sc); 254 1.1 ichiro sc->sc_parent->ipaq_egpio |= EGPIO_H3600_CODEC_RESET; 255 1.1 ichiro EGPIO_WRITE(sc); 256 1.1 ichiro 257 1.1 ichiro DIRECT_REG.data0 &= ~STATUS0_RST; 258 1.9 peter L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1); 259 1.1 ichiro } 260 1.1 ichiro 261 1.1 ichiro static void 262 1.12 dsl uda1341_reginit(struct uda1341_softc *sc) 263 1.1 ichiro { 264 1.9 peter uint8_t command; 265 1.1 ichiro 266 1.1 ichiro /* STATUS 0 */ 267 1.1 ichiro command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_STATUS; 268 1.1 ichiro DIRECT_REG.data0 = STATUS0_SC_256 | STATUS0_IF_LSB16; 269 1.9 peter L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1); 270 1.1 ichiro 271 1.1 ichiro /* STATUS 1 */ 272 1.1 ichiro DIRECT_REG.data0 = STATUS1_OGS | STATUS1_IGS | (1<<7); 273 1.9 peter L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1); 274 1.1 ichiro 275 1.1 ichiro /* DATA 0 */ 276 1.1 ichiro command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_DATA0; 277 1.1 ichiro DIRECT_REG.data0 = DATA0_VC(100) | DATA0_COMMON; 278 1.9 peter L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1); 279 1.1 ichiro 280 1.1 ichiro /* DATA 1 */ 281 1.1 ichiro DIRECT_REG.data0 = DATA1_BB(0) | DATA1_TR(0) | DATA1_COMMON; 282 1.9 peter L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1); 283 1.1 ichiro 284 1.1 ichiro /* DATA 2*/ 285 1.1 ichiro DIRECT_REG.data0 = DATA2_PP | DATA2_COMMON; 286 1.9 peter L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1); 287 1.1 ichiro 288 1.1 ichiro /* Extended DATA 0 */ 289 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E0; 290 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | 0x4 ; 291 1.9 peter L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2); 292 1.1 ichiro 293 1.1 ichiro /* Extended DATA 1 */ 294 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E1; 295 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | 0x4 ; 296 1.9 peter L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2); 297 1.1 ichiro 298 1.1 ichiro /* Extended DATA 2 */ 299 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E2; 300 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E2_MS(30); 301 1.9 peter L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2); 302 1.1 ichiro 303 1.1 ichiro /* Extended DATA 3 */ 304 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E3; 305 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E3_IG_L(0); 306 1.9 peter L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2); 307 1.1 ichiro 308 1.1 ichiro /* Extended DATA 4 */ 309 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E4; 310 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E4_IG_H(0); 311 1.9 peter L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2); 312 1.1 ichiro 313 1.1 ichiro /* Extended DATA 5 */ 314 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E5; 315 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN; 316 1.9 peter L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2); 317 1.1 ichiro } 318 1.1 ichiro 319 1.14 rjs #if 0 320 1.1 ichiro static int 321 1.12 dsl L3_getbit(struct uda1341_softc *sc) 322 1.1 ichiro { 323 1.1 ichiro int cr, data; 324 1.1 ichiro 325 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */ 326 1.1 ichiro delay(L3_CLK_LOW); 327 1.1 ichiro 328 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PLR); 329 1.1 ichiro data = (cr & L3_DATA) ? 1 : 0; 330 1.1 ichiro 331 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */ 332 1.1 ichiro delay(L3_CLK_HIGH); 333 1.1 ichiro 334 1.1 ichiro return (data); 335 1.1 ichiro } 336 1.14 rjs #endif 337 1.1 ichiro 338 1.1 ichiro static void 339 1.12 dsl L3_sendbit(struct uda1341_softc *sc, int bit) 340 1.1 ichiro { 341 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */ 342 1.1 ichiro 343 1.1 ichiro if (bit & 0x01) 344 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_DATA); 345 1.1 ichiro else 346 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_DATA); 347 1.1 ichiro 348 1.1 ichiro delay(L3_CLK_LOW); 349 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */ 350 1.1 ichiro delay(L3_CLK_HIGH); 351 1.1 ichiro } 352 1.1 ichiro 353 1.14 rjs #if 0 354 1.9 peter static uint8_t 355 1.12 dsl L3_getbyte(struct uda1341_softc *sc, int mode) 356 1.1 ichiro { 357 1.1 ichiro int i; 358 1.9 peter uint8_t data; 359 1.1 ichiro 360 1.1 ichiro switch (mode) { 361 1.1 ichiro case 0: /* Address mode */ 362 1.1 ichiro case 1: /* First data byte */ 363 1.1 ichiro break; 364 1.1 ichiro default: /* second data byte via halt-Time */ 365 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */ 366 1.1 ichiro delay(L3_HALT); 367 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */ 368 1.1 ichiro break; 369 1.1 ichiro } 370 1.1 ichiro 371 1.1 ichiro delay(L3_MODE_SETUP); 372 1.1 ichiro 373 1.1 ichiro for (i = 0; i < 8; i++) 374 1.1 ichiro data |= (L3_getbit(sc) << i); 375 1.1 ichiro 376 1.1 ichiro delay(L3_MODE_HOLD); 377 1.1 ichiro 378 1.1 ichiro return (data); 379 1.1 ichiro } 380 1.14 rjs #endif 381 1.1 ichiro 382 1.1 ichiro static void 383 1.12 dsl L3_sendbyte(struct uda1341_softc *sc, uint8_t data, int mode) 384 1.1 ichiro { 385 1.1 ichiro int i; 386 1.1 ichiro 387 1.1 ichiro switch (mode) { 388 1.1 ichiro case 0: /* Address mode */ 389 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */ 390 1.1 ichiro break; 391 1.1 ichiro case 1: /* First data byte */ 392 1.1 ichiro break; 393 1.1 ichiro default: /* second data byte via halt-Time */ 394 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */ 395 1.1 ichiro delay(L3_HALT); 396 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */ 397 1.1 ichiro break; 398 1.1 ichiro } 399 1.1 ichiro 400 1.1 ichiro delay(L3_MODE_SETUP); 401 1.1 ichiro 402 1.1 ichiro for (i = 0; i < 8; i++) 403 1.1 ichiro L3_sendbit(sc, data >> i); 404 1.1 ichiro 405 1.1 ichiro if (mode == 0) /* Address mode */ 406 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */ 407 1.1 ichiro 408 1.1 ichiro delay(L3_MODE_HOLD); 409 1.1 ichiro } 410 1.1 ichiro 411 1.14 rjs #if 0 412 1.1 ichiro static int 413 1.13 dsl L3_read(struct uda1341_softc *sc, uint8_t addr, uint8_t *data, int len) 414 1.1 ichiro { 415 1.1 ichiro int cr, mode; 416 1.1 ichiro mode = 0; 417 1.1 ichiro 418 1.1 ichiro uda1341_output_high(sc); 419 1.1 ichiro L3_sendbyte(sc, addr, mode++); 420 1.1 ichiro 421 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR); 422 1.1 ichiro cr &= ~(L3_DATA); 423 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr); 424 1.1 ichiro 425 1.1 ichiro while(len--) 426 1.1 ichiro *data++ = L3_getbyte(sc, mode++); 427 1.1 ichiro uda1341_output_low(sc); 428 1.1 ichiro 429 1.1 ichiro return len; 430 1.1 ichiro } 431 1.14 rjs #endif 432 1.1 ichiro 433 1.1 ichiro static int 434 1.13 dsl L3_write(struct uda1341_softc *sc, uint8_t addr, uint8_t *data, int len) 435 1.1 ichiro { 436 1.1 ichiro int mode = 0; 437 1.1 ichiro 438 1.1 ichiro uda1341_output_high(sc); 439 1.1 ichiro L3_sendbyte(sc, addr, mode++); 440 1.1 ichiro while(len--) 441 1.1 ichiro L3_sendbyte(sc, *data++, mode++); 442 1.1 ichiro uda1341_output_low(sc); 443 1.1 ichiro 444 1.1 ichiro return len; 445 1.1 ichiro } 446