Home | History | Annotate | Line # | Download | only in dev
uda1341.c revision 1.11
      1  1.11    martin /*	$NetBSD: uda1341.c,v 1.11 2008/04/28 20:23:21 martin Exp $	*/
      2   1.1    ichiro 
      3   1.1    ichiro /*-
      4   1.1    ichiro  * Copyright (c) 2001 The NetBSD Foundation, Inc.  All rights reserved.
      5   1.1    ichiro  *
      6   1.1    ichiro  * This code is derived from software contributed to The NetBSD Foundation
      7   1.1    ichiro  * by Ichiro FUKUHARA (ichiro (at) ichiro.org).
      8   1.1    ichiro  *
      9   1.1    ichiro  * Redistribution and use in source and binary forms, with or without
     10   1.1    ichiro  * modification, are permitted provided that the following conditions
     11   1.1    ichiro  * are met:
     12   1.1    ichiro  * 1. Redistributions of source code must retain the above copyright
     13   1.1    ichiro  *    notice, this list of conditions and the following disclaimer.
     14   1.1    ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     15   1.1    ichiro  *    notice, this list of conditions and the following disclaimer in the
     16   1.1    ichiro  *    documentation and/or other materials provided with the distribution.
     17   1.1    ichiro  *
     18   1.1    ichiro  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     19   1.1    ichiro  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     20   1.1    ichiro  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     21   1.1    ichiro  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     22   1.1    ichiro  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     23   1.1    ichiro  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     24   1.1    ichiro  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     25   1.1    ichiro  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     26   1.1    ichiro  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     27   1.1    ichiro  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     28   1.1    ichiro  * POSSIBILITY OF SUCH DAMAGE.
     29   1.1    ichiro  */
     30   1.5     lukem 
     31   1.5     lukem #include <sys/cdefs.h>
     32  1.11    martin __KERNEL_RCSID(0, "$NetBSD: uda1341.c,v 1.11 2008/04/28 20:23:21 martin Exp $");
     33   1.1    ichiro 
     34   1.1    ichiro #include <sys/param.h>
     35   1.1    ichiro #include <sys/systm.h>
     36   1.1    ichiro #include <sys/types.h>
     37   1.1    ichiro #include <sys/conf.h>
     38   1.1    ichiro #include <sys/file.h>
     39   1.1    ichiro #include <sys/device.h>
     40   1.1    ichiro #include <sys/kernel.h>
     41   1.1    ichiro #include <sys/kthread.h>
     42   1.1    ichiro #include <sys/malloc.h>
     43   1.1    ichiro 
     44   1.1    ichiro #include <machine/bus.h>
     45   1.1    ichiro 
     46   1.1    ichiro #include <hpcarm/dev/ipaq_saipvar.h>
     47   1.1    ichiro #include <hpcarm/dev/ipaq_gpioreg.h>
     48   1.1    ichiro #include <hpcarm/dev/uda1341.h>
     49  1.10     peter 
     50  1.10     peter #include <arm/sa11x0/sa11x0_gpioreg.h>
     51  1.10     peter #include <arm/sa11x0/sa11x0_sspreg.h>
     52   1.1    ichiro 
     53   1.1    ichiro struct uda1341_softc {
     54   1.1    ichiro 	struct device		sc_dev;
     55   1.1    ichiro 	bus_space_tag_t		sc_iot;
     56   1.1    ichiro 	bus_space_handle_t	sc_ioh;
     57   1.1    ichiro 	struct ipaq_softc	*sc_parent;
     58   1.1    ichiro };
     59   1.1    ichiro 
     60   1.1    ichiro static	int	uda1341_match(struct device *, struct cfdata *, void *);
     61   1.1    ichiro static	void	uda1341_attach(struct device *, struct device *, void *);
     62   1.1    ichiro static	int	uda1341_print(void *, const char *);
     63   1.6  drochner static	int	uda1341_search(struct device *, struct cfdata *,
     64   1.7  drochner 			       const int *, void *);
     65   1.1    ichiro 
     66   1.1    ichiro static	void	uda1341_output_high(struct uda1341_softc *);
     67   1.1    ichiro static	void	uda1341_output_low(struct uda1341_softc *);
     68   1.1    ichiro static	void	uda1341_L3_init(struct uda1341_softc *);
     69   1.1    ichiro static	void	uda1341_init(struct uda1341_softc *);
     70   1.1    ichiro static	void	uda1341_reset(struct uda1341_softc *);
     71   1.1    ichiro static	void	uda1341_reginit(struct uda1341_softc *);
     72   1.1    ichiro 
     73   1.1    ichiro static	int	L3_getbit(struct uda1341_softc *);
     74   1.1    ichiro static	void	L3_sendbit(struct uda1341_softc *, int);
     75   1.9     peter static	uint8_t L3_getbyte(struct uda1341_softc *, int);
     76   1.9     peter static	void	L3_sendbyte(struct uda1341_softc *, uint8_t, int);
     77   1.9     peter static	int	L3_read(struct uda1341_softc *, uint8_t, uint8_t *, int);
     78   1.9     peter static	int	L3_write(struct uda1341_softc *, uint8_t, uint8_t *, int);
     79   1.1    ichiro 
     80   1.4   thorpej CFATTACH_DECL(uda, sizeof(struct uda1341_softc),
     81   1.4   thorpej     uda1341_match, uda1341_attach, NULL, NULL);
     82   1.1    ichiro 
     83   1.1    ichiro /*
     84   1.1    ichiro  * Philips L3 bus support.
     85   1.1    ichiro  * GPIO lines are used for clock, data and mode pins.
     86   1.1    ichiro  */
     87   1.1    ichiro #define L3_DATA		GPIO_H3600_L3_DATA
     88   1.1    ichiro #define L3_MODE		GPIO_H3600_L3_MODE
     89   1.1    ichiro #define L3_CLK		GPIO_H3600_L3_CLK
     90   1.1    ichiro 
     91   1.1    ichiro static struct {
     92   1.9     peter 	uint8_t data0;	/* direct addressing register */
     93   1.1    ichiro } DIRECT_REG = {0};
     94   1.1    ichiro 
     95   1.1    ichiro static struct {
     96   1.9     peter 	uint8_t data0;	/* extended addressing register 1 */
     97   1.9     peter 	uint8_t data1;	/* extended addressing register 2 */
     98   1.1    ichiro } EXTEND_REG = {0, 0};
     99   1.1    ichiro 
    100   1.1    ichiro /*
    101   1.1    ichiro  * register space access macros
    102   1.1    ichiro  */
    103   1.1    ichiro #define GPIO_WRITE(sc, reg, val) \
    104   1.1    ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_parent->sc_gpioh, reg, val)
    105   1.1    ichiro #define GPIO_READ(sc, reg) \
    106   1.1    ichiro 	bus_space_read_4(sc->sc_iot, sc->sc_parent->sc_gpioh, reg)
    107   1.1    ichiro #define EGPIO_WRITE(sc) \
    108   1.1    ichiro 	bus_space_write_2(sc->sc_iot, sc->sc_parent->sc_egpioh, \
    109   1.1    ichiro 			  0, sc->sc_parent->ipaq_egpio)
    110   1.1    ichiro #define SSP_WRITE(sc, reg, val) \
    111   1.1    ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_parent->sc_ssph, reg, val)
    112   1.1    ichiro 
    113   1.1    ichiro static int
    114   1.1    ichiro uda1341_match(parent, cf, aux)
    115   1.1    ichiro 	struct device *parent;
    116   1.1    ichiro 	struct cfdata *cf;
    117   1.1    ichiro 	void *aux;
    118   1.1    ichiro {
    119   1.1    ichiro 	return (1);
    120   1.1    ichiro }
    121   1.1    ichiro 
    122   1.1    ichiro static void
    123   1.1    ichiro uda1341_attach(parent, self, aux)
    124   1.1    ichiro 	struct device *parent;
    125   1.1    ichiro 	struct device *self;
    126   1.1    ichiro 	void *aux;
    127   1.1    ichiro {
    128   1.1    ichiro 	struct uda1341_softc *sc = (struct uda1341_softc *)self;
    129   1.1    ichiro 	struct ipaq_softc *psc = (struct ipaq_softc *)parent;
    130   1.1    ichiro 
    131   1.1    ichiro 	printf("\n");
    132   1.1    ichiro 	printf("%s: UDA1341 CODEC\n",  sc->sc_dev.dv_xname);
    133   1.1    ichiro 
    134   1.1    ichiro 	sc->sc_iot = psc->sc_iot;
    135   1.1    ichiro 	sc->sc_ioh = psc->sc_ioh;
    136   1.1    ichiro 	sc->sc_parent = (struct ipaq_softc *)parent;
    137   1.1    ichiro 
    138   1.1    ichiro 	uda1341_L3_init(sc);
    139   1.1    ichiro 	uda1341_init(sc);
    140   1.1    ichiro 
    141   1.1    ichiro 	uda1341_reset(sc);
    142   1.1    ichiro 
    143   1.1    ichiro 	uda1341_reginit(sc);
    144   1.1    ichiro 
    145   1.1    ichiro 
    146   1.1    ichiro 	/*
    147   1.1    ichiro 	 *  Attach each devices
    148   1.1    ichiro 	 */
    149   1.1    ichiro 
    150   1.6  drochner 	config_search_ia(uda1341_search, self, "udaif", NULL);
    151   1.1    ichiro }
    152   1.1    ichiro 
    153   1.1    ichiro static int
    154   1.6  drochner uda1341_search(parent, cf, ldesc, aux)
    155   1.1    ichiro 	struct device *parent;
    156   1.1    ichiro 	struct cfdata *cf;
    157   1.7  drochner 	const int *ldesc;
    158   1.1    ichiro 	void *aux;
    159   1.1    ichiro {
    160   1.2   thorpej 	if (config_match(parent, cf, NULL) > 0)
    161   1.1    ichiro 		config_attach(parent, cf, NULL, uda1341_print);
    162   1.1    ichiro 	return 0;
    163   1.1    ichiro }
    164   1.1    ichiro 
    165   1.1    ichiro 
    166   1.1    ichiro static int
    167   1.1    ichiro uda1341_print(aux, name)
    168   1.1    ichiro 	void *aux;
    169   1.1    ichiro 	const char *name;
    170   1.1    ichiro {
    171   1.1    ichiro 	return (UNCONF);
    172   1.1    ichiro }
    173   1.1    ichiro 
    174   1.1    ichiro static void
    175   1.1    ichiro uda1341_output_high(sc)
    176   1.1    ichiro 	struct uda1341_softc *sc;
    177   1.1    ichiro {
    178   1.1    ichiro 	int cr;
    179   1.1    ichiro 
    180   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PSR, (L3_DATA | L3_MODE | L3_CLK));
    181   1.1    ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR) | (L3_DATA | L3_MODE | L3_CLK);
    182   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    183   1.1    ichiro }
    184   1.1    ichiro 
    185   1.1    ichiro static void
    186   1.1    ichiro uda1341_output_low(sc)
    187   1.1    ichiro 	struct uda1341_softc *sc;
    188   1.1    ichiro {
    189   1.1    ichiro 	int cr;
    190   1.1    ichiro 
    191   1.1    ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR);
    192   1.1    ichiro 	cr &= ~(L3_DATA | L3_MODE | L3_CLK);
    193   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    194   1.1    ichiro }
    195   1.1    ichiro 
    196   1.1    ichiro static void
    197   1.1    ichiro uda1341_L3_init(sc)
    198   1.1    ichiro 	struct uda1341_softc *sc;
    199   1.1    ichiro {
    200   1.1    ichiro 	int cr;
    201   1.1    ichiro 
    202   1.1    ichiro 	cr = GPIO_READ(sc, SAGPIO_AFR);
    203   1.1    ichiro 	cr &= ~(L3_DATA | L3_MODE | L3_CLK);
    204   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_AFR, cr);
    205   1.1    ichiro 
    206   1.1    ichiro 	uda1341_output_low(sc);
    207   1.1    ichiro }
    208   1.1    ichiro 
    209   1.1    ichiro static void
    210   1.1    ichiro uda1341_init(sc)
    211   1.1    ichiro 	struct uda1341_softc *sc;
    212   1.1    ichiro {
    213   1.1    ichiro 	int cr;
    214   1.1    ichiro 
    215   1.1    ichiro 	/* GPIO initialize */
    216   1.1    ichiro 	cr = GPIO_READ(sc, SAGPIO_AFR);
    217   1.1    ichiro 	cr &= ~(GPIO_ALT_SSP_TXD | GPIO_ALT_SSP_RXD | GPIO_ALT_SSP_SCLK |
    218   1.1    ichiro 		GPIO_ALT_SSP_SFRM);
    219   1.1    ichiro 	cr |= GPIO_ALT_SSP_CLK;
    220   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_AFR, cr);
    221   1.1    ichiro 
    222   1.1    ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR);
    223   1.1    ichiro 	cr &= ~GPIO_ALT_SSP_CLK;
    224   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    225   1.1    ichiro 
    226   1.1    ichiro 	/* SSP initialize & enable */
    227   1.1    ichiro 	SSP_WRITE(sc, SASSP_CR1, CR1_ECS);
    228   1.1    ichiro 	cr = 0xF | (CR0_FRF_MASK & (1<<4)) | (CR0_SCR_MASK & (3<<8)) | CR0_SSE;
    229   1.1    ichiro 	SSP_WRITE(sc, SASSP_CR0, cr);
    230   1.1    ichiro 
    231   1.1    ichiro 	/* Enable the audio power */
    232   1.1    ichiro 	sc->sc_parent->ipaq_egpio |=
    233   1.1    ichiro 			(EGPIO_H3600_AUD_PWRON | EGPIO_H3600_AUD_ON);
    234   1.1    ichiro 	sc->sc_parent->ipaq_egpio &=
    235   1.1    ichiro 			~(EGPIO_H3600_CODEC_RESET | EGPIO_H3600_QMUTE);
    236   1.1    ichiro 	EGPIO_WRITE(sc);
    237   1.1    ichiro 
    238   1.1    ichiro 	/* external clock configured for 44100 samples/sec */
    239   1.1    ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR);
    240   1.1    ichiro 	cr |= (GPIO_H3600_CLK_SET0 | GPIO_H3600_CLK_SET1);
    241   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    242   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PSR, GPIO_H3600_CLK_SET0);
    243   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PCR, GPIO_H3600_CLK_SET1);
    244   1.1    ichiro 
    245   1.1    ichiro 	/* wait for power on */
    246   1.1    ichiro 	delay(100*1000);
    247   1.1    ichiro 	sc->sc_parent->ipaq_egpio |= EGPIO_H3600_CODEC_RESET;
    248   1.1    ichiro 	EGPIO_WRITE(sc);
    249   1.1    ichiro 
    250   1.1    ichiro 	/* Wait for the UDA1341 to wake up */
    251   1.1    ichiro 	delay(100*1000);
    252   1.1    ichiro }
    253   1.1    ichiro 
    254   1.1    ichiro static void
    255   1.1    ichiro uda1341_reset(sc)
    256   1.1    ichiro 	struct uda1341_softc *sc;
    257   1.1    ichiro {
    258   1.9     peter 	uint8_t command;
    259   1.1    ichiro 
    260   1.1    ichiro 	command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_STATUS;
    261   1.1    ichiro 	DIRECT_REG.data0 = STATUS0_RST | STATUS0_SC_256 | STATUS0_IF_LSB16;
    262   1.9     peter 	L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1);
    263   1.1    ichiro 
    264   1.1    ichiro 	sc->sc_parent->ipaq_egpio &= ~EGPIO_H3600_CODEC_RESET;
    265   1.1    ichiro 	EGPIO_WRITE(sc);
    266   1.1    ichiro 	sc->sc_parent->ipaq_egpio |= EGPIO_H3600_CODEC_RESET;
    267   1.1    ichiro 	EGPIO_WRITE(sc);
    268   1.1    ichiro 
    269   1.1    ichiro 	DIRECT_REG.data0 &= ~STATUS0_RST;
    270   1.9     peter 	L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1);
    271   1.1    ichiro }
    272   1.1    ichiro 
    273   1.1    ichiro static void
    274   1.1    ichiro uda1341_reginit(sc)
    275   1.1    ichiro 	struct uda1341_softc *sc;
    276   1.1    ichiro {
    277   1.9     peter 	uint8_t command;
    278   1.1    ichiro 
    279   1.1    ichiro 	/* STATUS 0 */
    280   1.1    ichiro 	command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_STATUS;
    281   1.1    ichiro 	DIRECT_REG.data0 = STATUS0_SC_256 | STATUS0_IF_LSB16;
    282   1.9     peter 	L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1);
    283   1.1    ichiro 
    284   1.1    ichiro 	/* STATUS 1 */
    285   1.1    ichiro 	DIRECT_REG.data0 = STATUS1_OGS | STATUS1_IGS | (1<<7);
    286   1.9     peter 	L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1);
    287   1.1    ichiro 
    288   1.1    ichiro 	/* DATA 0 */
    289   1.1    ichiro 	command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_DATA0;
    290   1.1    ichiro 	DIRECT_REG.data0 = DATA0_VC(100) | DATA0_COMMON;
    291   1.9     peter 	L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1);
    292   1.1    ichiro 
    293   1.1    ichiro 	/* DATA 1 */
    294   1.1    ichiro 	DIRECT_REG.data0 = DATA1_BB(0) | DATA1_TR(0) | DATA1_COMMON;
    295   1.9     peter 	L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1);
    296   1.1    ichiro 
    297   1.1    ichiro 	/* DATA 2*/
    298   1.1    ichiro 	DIRECT_REG.data0 = DATA2_PP | DATA2_COMMON;
    299   1.9     peter 	L3_write(sc, command, (uint8_t *) &DIRECT_REG, 1);
    300   1.1    ichiro 
    301   1.1    ichiro 	/* Extended DATA 0 */
    302   1.1    ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E0;
    303   1.1    ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | 0x4 ;
    304   1.9     peter 	L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2);
    305   1.1    ichiro 
    306   1.1    ichiro 	/* Extended DATA 1 */
    307   1.1    ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E1;
    308   1.1    ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | 0x4 ;
    309   1.9     peter 	L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2);
    310   1.1    ichiro 
    311   1.1    ichiro 	/* Extended DATA 2 */
    312   1.1    ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E2;
    313   1.1    ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E2_MS(30);
    314   1.9     peter 	L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2);
    315   1.1    ichiro 
    316   1.1    ichiro 	/* Extended DATA 3 */
    317   1.1    ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E3;
    318   1.1    ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E3_IG_L(0);
    319   1.9     peter 	L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2);
    320   1.1    ichiro 
    321   1.1    ichiro 	/* Extended DATA 4 */
    322   1.1    ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E4;
    323   1.1    ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E4_IG_H(0);
    324   1.9     peter 	L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2);
    325   1.1    ichiro 
    326   1.1    ichiro 	/* Extended DATA 5 */
    327   1.1    ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E5;
    328   1.1    ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN;
    329   1.9     peter 	L3_write(sc, command, (uint8_t *) &EXTEND_REG, 2);
    330   1.1    ichiro }
    331   1.1    ichiro 
    332   1.1    ichiro static int
    333   1.1    ichiro L3_getbit(sc)
    334   1.1    ichiro 	struct uda1341_softc *sc;
    335   1.1    ichiro {
    336   1.1    ichiro 	int cr, data;
    337   1.1    ichiro 
    338   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);	/* Clock down */
    339   1.1    ichiro 	delay(L3_CLK_LOW);
    340   1.1    ichiro 
    341   1.1    ichiro 	cr = GPIO_READ(sc, SAGPIO_PLR);
    342   1.1    ichiro 	data = (cr & L3_DATA) ? 1 : 0;
    343   1.1    ichiro 
    344   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);	/* Clock up */
    345   1.1    ichiro 	delay(L3_CLK_HIGH);
    346   1.1    ichiro 
    347   1.1    ichiro 	return (data);
    348   1.1    ichiro }
    349   1.1    ichiro 
    350   1.1    ichiro static void
    351   1.1    ichiro L3_sendbit(sc, bit)
    352   1.1    ichiro 	struct uda1341_softc *sc;
    353   1.1    ichiro 	int bit;
    354   1.1    ichiro {
    355   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);	/* Clock down */
    356   1.1    ichiro 
    357   1.1    ichiro 	if (bit & 0x01)
    358   1.1    ichiro 		GPIO_WRITE(sc, SAGPIO_PSR, L3_DATA);
    359   1.1    ichiro 	else
    360   1.1    ichiro 		GPIO_WRITE(sc, SAGPIO_PCR, L3_DATA);
    361   1.1    ichiro 
    362   1.1    ichiro 	delay(L3_CLK_LOW);
    363   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);     /* Clock up */
    364   1.1    ichiro 	delay(L3_CLK_HIGH);
    365   1.1    ichiro }
    366   1.1    ichiro 
    367   1.9     peter static uint8_t
    368   1.1    ichiro L3_getbyte(sc, mode)
    369   1.1    ichiro 	struct uda1341_softc *sc;
    370   1.1    ichiro 	int mode;
    371   1.1    ichiro {
    372   1.1    ichiro 	int i;
    373   1.9     peter 	uint8_t data;
    374   1.1    ichiro 
    375   1.1    ichiro 	switch (mode) {
    376   1.1    ichiro 	case 0:		/* Address mode */
    377   1.1    ichiro 	case 1:		/* First data byte */
    378   1.1    ichiro 		break;
    379   1.1    ichiro 	default:	/* second data byte via halt-Time */
    380   1.1    ichiro 		GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);     /* Clock down */
    381   1.1    ichiro 		delay(L3_HALT);
    382   1.1    ichiro 		GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);	/* Clock up */
    383   1.1    ichiro 		break;
    384   1.1    ichiro 	}
    385   1.1    ichiro 
    386   1.1    ichiro 	delay(L3_MODE_SETUP);
    387   1.1    ichiro 
    388   1.1    ichiro 	for (i = 0; i < 8; i++)
    389   1.1    ichiro 		data |= (L3_getbit(sc) << i);
    390   1.1    ichiro 
    391   1.1    ichiro 	delay(L3_MODE_HOLD);
    392   1.1    ichiro 
    393   1.1    ichiro 	return (data);
    394   1.1    ichiro }
    395   1.1    ichiro 
    396   1.1    ichiro static void
    397   1.1    ichiro L3_sendbyte(sc, data, mode)
    398   1.1    ichiro 	struct uda1341_softc *sc;
    399   1.9     peter 	uint8_t data;
    400   1.1    ichiro 	int mode;
    401   1.1    ichiro {
    402   1.1    ichiro 	int i;
    403   1.1    ichiro 
    404   1.1    ichiro 	switch (mode) {
    405   1.1    ichiro 	case 0:		/* Address mode */
    406   1.1    ichiro 		GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);	/* Clock down */
    407   1.1    ichiro 		break;
    408   1.1    ichiro 	case 1:		/* First data byte */
    409   1.1    ichiro 		break;
    410   1.1    ichiro 	default:	/* second data byte via halt-Time */
    411   1.1    ichiro 		GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);     /* Clock down */
    412   1.1    ichiro 		delay(L3_HALT);
    413   1.1    ichiro 		GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);	/* Clock up */
    414   1.1    ichiro 		break;
    415   1.1    ichiro 	}
    416   1.1    ichiro 
    417   1.1    ichiro 	delay(L3_MODE_SETUP);
    418   1.1    ichiro 
    419   1.1    ichiro 	for (i = 0; i < 8; i++)
    420   1.1    ichiro 		L3_sendbit(sc, data >> i);
    421   1.1    ichiro 
    422   1.1    ichiro 	if (mode == 0)		/* Address mode */
    423   1.1    ichiro 		GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);	/* Clock up */
    424   1.1    ichiro 
    425   1.1    ichiro 	delay(L3_MODE_HOLD);
    426   1.1    ichiro }
    427   1.1    ichiro 
    428   1.1    ichiro static int
    429   1.1    ichiro L3_read(sc, addr, data, len)
    430   1.1    ichiro 	struct uda1341_softc *sc;
    431   1.9     peter 	uint8_t addr, *data;
    432   1.1    ichiro         int len;
    433   1.1    ichiro {
    434   1.1    ichiro 	int cr, mode;
    435   1.1    ichiro 	mode = 0;
    436   1.1    ichiro 
    437   1.1    ichiro 	uda1341_output_high(sc);
    438   1.1    ichiro 	L3_sendbyte(sc, addr, mode++);
    439   1.1    ichiro 
    440   1.1    ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR);
    441   1.1    ichiro 	cr &= ~(L3_DATA);
    442   1.1    ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    443   1.1    ichiro 
    444   1.1    ichiro 	while(len--)
    445   1.1    ichiro 		*data++ = L3_getbyte(sc, mode++);
    446   1.1    ichiro 	uda1341_output_low(sc);
    447   1.1    ichiro 
    448   1.1    ichiro 	return len;
    449   1.1    ichiro }
    450   1.1    ichiro 
    451   1.1    ichiro static int
    452   1.1    ichiro L3_write(sc, addr, data, len)
    453   1.1    ichiro 	struct uda1341_softc *sc;
    454   1.9     peter 	uint8_t addr, *data;
    455   1.1    ichiro 	int len;
    456   1.1    ichiro {
    457   1.1    ichiro 	int mode = 0;
    458   1.1    ichiro 
    459   1.1    ichiro 	uda1341_output_high(sc);
    460   1.1    ichiro 	L3_sendbyte(sc, addr, mode++);
    461   1.1    ichiro 	while(len--)
    462   1.1    ichiro 		L3_sendbyte(sc, *data++, mode++);
    463   1.1    ichiro 	uda1341_output_low(sc);
    464   1.1    ichiro 
    465   1.1    ichiro 	return len;
    466   1.1    ichiro }
    467