Home | History | Annotate | Line # | Download | only in dev
uda1341.c revision 1.5
      1  1.5    lukem /*	$NetBSD: uda1341.c,v 1.5 2003/07/15 00:25:08 lukem Exp $	*/
      2  1.1   ichiro 
      3  1.1   ichiro /*-
      4  1.1   ichiro  * Copyright (c) 2001 The NetBSD Foundation, Inc.  All rights reserved.
      5  1.1   ichiro  *
      6  1.1   ichiro  * This code is derived from software contributed to The NetBSD Foundation
      7  1.1   ichiro  * by Ichiro FUKUHARA (ichiro (at) ichiro.org).
      8  1.1   ichiro  *
      9  1.1   ichiro  * Redistribution and use in source and binary forms, with or without
     10  1.1   ichiro  * modification, are permitted provided that the following conditions
     11  1.1   ichiro  * are met:
     12  1.1   ichiro  * 1. Redistributions of source code must retain the above copyright
     13  1.1   ichiro  *    notice, this list of conditions and the following disclaimer.
     14  1.1   ichiro  * 2. Redistributions in binary form must reproduce the above copyright
     15  1.1   ichiro  *    notice, this list of conditions and the following disclaimer in the
     16  1.1   ichiro  *    documentation and/or other materials provided with the distribution.
     17  1.1   ichiro  * 3. All advertising materials mentioning features or use of this software
     18  1.1   ichiro  *    must display the following acknowledgement:
     19  1.1   ichiro  *	This product includes software developed by the NetBSD
     20  1.1   ichiro  *	Foundation, Inc. and its contributors.
     21  1.1   ichiro  * 4. Neither the name of The NetBSD Foundation nor the names of its
     22  1.1   ichiro  *    contributors may be used to endorse or promote products derived
     23  1.1   ichiro  *    from this software without specific prior written permission.
     24  1.1   ichiro  *
     25  1.1   ichiro  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     26  1.1   ichiro  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27  1.1   ichiro  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28  1.1   ichiro  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     29  1.1   ichiro  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30  1.1   ichiro  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31  1.1   ichiro  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32  1.1   ichiro  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33  1.1   ichiro  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34  1.1   ichiro  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35  1.1   ichiro  * POSSIBILITY OF SUCH DAMAGE.
     36  1.1   ichiro  */
     37  1.5    lukem 
     38  1.5    lukem #include <sys/cdefs.h>
     39  1.5    lukem __KERNEL_RCSID(0, "$NetBSD: uda1341.c,v 1.5 2003/07/15 00:25:08 lukem Exp $");
     40  1.1   ichiro 
     41  1.1   ichiro #include <sys/param.h>
     42  1.1   ichiro #include <sys/systm.h>
     43  1.1   ichiro #include <sys/types.h>
     44  1.1   ichiro #include <sys/conf.h>
     45  1.1   ichiro #include <sys/file.h>
     46  1.1   ichiro #include <sys/device.h>
     47  1.1   ichiro #include <sys/kernel.h>
     48  1.1   ichiro #include <sys/kthread.h>
     49  1.1   ichiro #include <sys/malloc.h>
     50  1.1   ichiro 
     51  1.1   ichiro #include <machine/bus.h>
     52  1.1   ichiro 
     53  1.1   ichiro #include <hpcarm/dev/ipaq_saipvar.h>
     54  1.1   ichiro #include <hpcarm/dev/ipaq_gpioreg.h>
     55  1.1   ichiro #include <hpcarm/dev/uda1341.h>
     56  1.1   ichiro #include <hpcarm/sa11x0/sa11x0_gpioreg.h>
     57  1.1   ichiro #include <hpcarm/sa11x0/sa11x0_sspreg.h>
     58  1.1   ichiro 
     59  1.1   ichiro struct uda1341_softc {
     60  1.1   ichiro 	struct device		sc_dev;
     61  1.1   ichiro 	bus_space_tag_t		sc_iot;
     62  1.1   ichiro 	bus_space_handle_t	sc_ioh;
     63  1.1   ichiro 	struct ipaq_softc	*sc_parent;
     64  1.1   ichiro };
     65  1.1   ichiro 
     66  1.1   ichiro static	int	uda1341_match(struct device *, struct cfdata *, void *);
     67  1.1   ichiro static	void	uda1341_attach(struct device *, struct device *, void *);
     68  1.1   ichiro static	int	uda1341_print(void *, const char *);
     69  1.1   ichiro static	int	uda1341_search(struct device *, struct cfdata *, void *);
     70  1.1   ichiro 
     71  1.1   ichiro static	void	uda1341_output_high(struct uda1341_softc *);
     72  1.1   ichiro static	void	uda1341_output_low(struct uda1341_softc *);
     73  1.1   ichiro static	void	uda1341_L3_init(struct uda1341_softc *);
     74  1.1   ichiro static	void	uda1341_init(struct uda1341_softc *);
     75  1.1   ichiro static	void	uda1341_reset(struct uda1341_softc *);
     76  1.1   ichiro static	void	uda1341_reginit(struct uda1341_softc *);
     77  1.1   ichiro 
     78  1.1   ichiro static	int	L3_getbit(struct uda1341_softc *);
     79  1.1   ichiro static	void	L3_sendbit(struct uda1341_softc *, int);
     80  1.1   ichiro static	u_int8_t L3_getbyte(struct uda1341_softc *, int);
     81  1.1   ichiro static	void	L3_sendbyte(struct uda1341_softc *, u_int8_t, int);
     82  1.1   ichiro static	int	L3_read(struct uda1341_softc *, u_int8_t, u_int8_t *, int);
     83  1.1   ichiro static	int	L3_write(struct uda1341_softc *, u_int8_t, u_int8_t *, int);
     84  1.1   ichiro 
     85  1.4  thorpej CFATTACH_DECL(uda, sizeof(struct uda1341_softc),
     86  1.4  thorpej     uda1341_match, uda1341_attach, NULL, NULL);
     87  1.1   ichiro 
     88  1.1   ichiro /*
     89  1.1   ichiro  * Philips L3 bus support.
     90  1.1   ichiro  * GPIO lines are used for clock, data and mode pins.
     91  1.1   ichiro  */
     92  1.1   ichiro #define L3_DATA		GPIO_H3600_L3_DATA
     93  1.1   ichiro #define L3_MODE		GPIO_H3600_L3_MODE
     94  1.1   ichiro #define L3_CLK		GPIO_H3600_L3_CLK
     95  1.1   ichiro 
     96  1.1   ichiro static struct {
     97  1.1   ichiro 	u_int8_t data0;	/* direct addressing register */
     98  1.1   ichiro } DIRECT_REG = {0};
     99  1.1   ichiro 
    100  1.1   ichiro static struct {
    101  1.1   ichiro 	u_int8_t data0;	/* extended addressing register 1 */
    102  1.1   ichiro 	u_int8_t data1;	/* extended addressing register 2 */
    103  1.1   ichiro } EXTEND_REG = {0, 0};
    104  1.1   ichiro 
    105  1.1   ichiro /*
    106  1.1   ichiro  * register space access macros
    107  1.1   ichiro  */
    108  1.1   ichiro #define GPIO_WRITE(sc, reg, val) \
    109  1.1   ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_parent->sc_gpioh, reg, val)
    110  1.1   ichiro #define GPIO_READ(sc, reg) \
    111  1.1   ichiro 	bus_space_read_4(sc->sc_iot, sc->sc_parent->sc_gpioh, reg)
    112  1.1   ichiro #define EGPIO_WRITE(sc) \
    113  1.1   ichiro 	bus_space_write_2(sc->sc_iot, sc->sc_parent->sc_egpioh, \
    114  1.1   ichiro 			  0, sc->sc_parent->ipaq_egpio)
    115  1.1   ichiro #define SSP_WRITE(sc, reg, val) \
    116  1.1   ichiro 	bus_space_write_4(sc->sc_iot, sc->sc_parent->sc_ssph, reg, val)
    117  1.1   ichiro 
    118  1.1   ichiro static int
    119  1.1   ichiro uda1341_match(parent, cf, aux)
    120  1.1   ichiro 	struct device *parent;
    121  1.1   ichiro 	struct cfdata *cf;
    122  1.1   ichiro 	void *aux;
    123  1.1   ichiro {
    124  1.1   ichiro 	return (1);
    125  1.1   ichiro }
    126  1.1   ichiro 
    127  1.1   ichiro static void
    128  1.1   ichiro uda1341_attach(parent, self, aux)
    129  1.1   ichiro 	struct device *parent;
    130  1.1   ichiro 	struct device *self;
    131  1.1   ichiro 	void *aux;
    132  1.1   ichiro {
    133  1.1   ichiro 	struct uda1341_softc *sc = (struct uda1341_softc *)self;
    134  1.1   ichiro 	struct ipaq_softc *psc = (struct ipaq_softc *)parent;
    135  1.1   ichiro 
    136  1.1   ichiro 	printf("\n");
    137  1.1   ichiro 	printf("%s: UDA1341 CODEC\n",  sc->sc_dev.dv_xname);
    138  1.1   ichiro 
    139  1.1   ichiro 	sc->sc_iot = psc->sc_iot;
    140  1.1   ichiro 	sc->sc_ioh = psc->sc_ioh;
    141  1.1   ichiro 	sc->sc_parent = (struct ipaq_softc *)parent;
    142  1.1   ichiro 
    143  1.1   ichiro 	uda1341_L3_init(sc);
    144  1.1   ichiro 	uda1341_init(sc);
    145  1.1   ichiro 
    146  1.1   ichiro 	uda1341_reset(sc);
    147  1.1   ichiro 
    148  1.1   ichiro 	uda1341_reginit(sc);
    149  1.1   ichiro 
    150  1.1   ichiro 
    151  1.1   ichiro 	/*
    152  1.1   ichiro 	 *  Attach each devices
    153  1.1   ichiro 	 */
    154  1.1   ichiro 
    155  1.1   ichiro 	config_search(uda1341_search, self, NULL);
    156  1.1   ichiro }
    157  1.1   ichiro 
    158  1.1   ichiro static int
    159  1.1   ichiro uda1341_search(parent, cf, aux)
    160  1.1   ichiro 	struct device *parent;
    161  1.1   ichiro 	struct cfdata *cf;
    162  1.1   ichiro 	void *aux;
    163  1.1   ichiro {
    164  1.2  thorpej 	if (config_match(parent, cf, NULL) > 0)
    165  1.1   ichiro 		config_attach(parent, cf, NULL, uda1341_print);
    166  1.1   ichiro 	return 0;
    167  1.1   ichiro }
    168  1.1   ichiro 
    169  1.1   ichiro 
    170  1.1   ichiro static int
    171  1.1   ichiro uda1341_print(aux, name)
    172  1.1   ichiro 	void *aux;
    173  1.1   ichiro 	const char *name;
    174  1.1   ichiro {
    175  1.1   ichiro 	return (UNCONF);
    176  1.1   ichiro }
    177  1.1   ichiro 
    178  1.1   ichiro static void
    179  1.1   ichiro uda1341_output_high(sc)
    180  1.1   ichiro 	struct uda1341_softc *sc;
    181  1.1   ichiro {
    182  1.1   ichiro 	int cr;
    183  1.1   ichiro 
    184  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PSR, (L3_DATA | L3_MODE | L3_CLK));
    185  1.1   ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR) | (L3_DATA | L3_MODE | L3_CLK);
    186  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    187  1.1   ichiro }
    188  1.1   ichiro 
    189  1.1   ichiro static void
    190  1.1   ichiro uda1341_output_low(sc)
    191  1.1   ichiro 	struct uda1341_softc *sc;
    192  1.1   ichiro {
    193  1.1   ichiro 	int cr;
    194  1.1   ichiro 
    195  1.1   ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR);
    196  1.1   ichiro 	cr &= ~(L3_DATA | L3_MODE | L3_CLK);
    197  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    198  1.1   ichiro }
    199  1.1   ichiro 
    200  1.1   ichiro static void
    201  1.1   ichiro uda1341_L3_init(sc)
    202  1.1   ichiro 	struct uda1341_softc *sc;
    203  1.1   ichiro {
    204  1.1   ichiro 	int cr;
    205  1.1   ichiro 
    206  1.1   ichiro 	cr = GPIO_READ(sc, SAGPIO_AFR);
    207  1.1   ichiro 	cr &= ~(L3_DATA | L3_MODE | L3_CLK);
    208  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_AFR, cr);
    209  1.1   ichiro 
    210  1.1   ichiro 	uda1341_output_low(sc);
    211  1.1   ichiro }
    212  1.1   ichiro 
    213  1.1   ichiro static void
    214  1.1   ichiro uda1341_init(sc)
    215  1.1   ichiro 	struct uda1341_softc *sc;
    216  1.1   ichiro {
    217  1.1   ichiro 	int cr;
    218  1.1   ichiro 
    219  1.1   ichiro 	/* GPIO initialize */
    220  1.1   ichiro 	cr = GPIO_READ(sc, SAGPIO_AFR);
    221  1.1   ichiro 	cr &= ~(GPIO_ALT_SSP_TXD | GPIO_ALT_SSP_RXD | GPIO_ALT_SSP_SCLK |
    222  1.1   ichiro 		GPIO_ALT_SSP_SFRM);
    223  1.1   ichiro 	cr |= GPIO_ALT_SSP_CLK;
    224  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_AFR, cr);
    225  1.1   ichiro 
    226  1.1   ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR);
    227  1.1   ichiro 	cr &= ~GPIO_ALT_SSP_CLK;
    228  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    229  1.1   ichiro 
    230  1.1   ichiro 	/* SSP initialize & enable */
    231  1.1   ichiro 	SSP_WRITE(sc, SASSP_CR1, CR1_ECS);
    232  1.1   ichiro 	cr = 0xF | (CR0_FRF_MASK & (1<<4)) | (CR0_SCR_MASK & (3<<8)) | CR0_SSE;
    233  1.1   ichiro 	SSP_WRITE(sc, SASSP_CR0, cr);
    234  1.1   ichiro 
    235  1.1   ichiro 	/* Enable the audio power */
    236  1.1   ichiro 	sc->sc_parent->ipaq_egpio |=
    237  1.1   ichiro 			(EGPIO_H3600_AUD_PWRON | EGPIO_H3600_AUD_ON);
    238  1.1   ichiro 	sc->sc_parent->ipaq_egpio &=
    239  1.1   ichiro 			~(EGPIO_H3600_CODEC_RESET | EGPIO_H3600_QMUTE);
    240  1.1   ichiro 	EGPIO_WRITE(sc);
    241  1.1   ichiro 
    242  1.1   ichiro 	/* external clock configured for 44100 samples/sec */
    243  1.1   ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR);
    244  1.1   ichiro 	cr |= (GPIO_H3600_CLK_SET0 | GPIO_H3600_CLK_SET1);
    245  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    246  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PSR, GPIO_H3600_CLK_SET0);
    247  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PCR, GPIO_H3600_CLK_SET1);
    248  1.1   ichiro 
    249  1.1   ichiro 	/* wait for power on */
    250  1.1   ichiro 	delay(100*1000);
    251  1.1   ichiro 	sc->sc_parent->ipaq_egpio |= EGPIO_H3600_CODEC_RESET;
    252  1.1   ichiro 	EGPIO_WRITE(sc);
    253  1.1   ichiro 
    254  1.1   ichiro 	/* Wait for the UDA1341 to wake up */
    255  1.1   ichiro 	delay(100*1000);
    256  1.1   ichiro }
    257  1.1   ichiro 
    258  1.1   ichiro static void
    259  1.1   ichiro uda1341_reset(sc)
    260  1.1   ichiro 	struct uda1341_softc *sc;
    261  1.1   ichiro {
    262  1.1   ichiro 	u_int8_t command;
    263  1.1   ichiro 
    264  1.1   ichiro 	command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_STATUS;
    265  1.1   ichiro 	DIRECT_REG.data0 = STATUS0_RST | STATUS0_SC_256 | STATUS0_IF_LSB16;
    266  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
    267  1.1   ichiro 
    268  1.1   ichiro 	sc->sc_parent->ipaq_egpio &= ~EGPIO_H3600_CODEC_RESET;
    269  1.1   ichiro 	EGPIO_WRITE(sc);
    270  1.1   ichiro 	sc->sc_parent->ipaq_egpio |= EGPIO_H3600_CODEC_RESET;
    271  1.1   ichiro 	EGPIO_WRITE(sc);
    272  1.1   ichiro 
    273  1.1   ichiro 	DIRECT_REG.data0 &= ~STATUS0_RST;
    274  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
    275  1.1   ichiro }
    276  1.1   ichiro 
    277  1.1   ichiro static void
    278  1.1   ichiro uda1341_reginit(sc)
    279  1.1   ichiro 	struct uda1341_softc *sc;
    280  1.1   ichiro {
    281  1.1   ichiro 	u_int8_t command;
    282  1.1   ichiro 
    283  1.1   ichiro 	/* STATUS 0 */
    284  1.1   ichiro 	command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_STATUS;
    285  1.1   ichiro 	DIRECT_REG.data0 = STATUS0_SC_256 | STATUS0_IF_LSB16;
    286  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
    287  1.1   ichiro 
    288  1.1   ichiro 	/* STATUS 1 */
    289  1.1   ichiro 	DIRECT_REG.data0 = STATUS1_OGS | STATUS1_IGS | (1<<7);
    290  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
    291  1.1   ichiro 
    292  1.1   ichiro 	/* DATA 0 */
    293  1.1   ichiro 	command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_DATA0;
    294  1.1   ichiro 	DIRECT_REG.data0 = DATA0_VC(100) | DATA0_COMMON;
    295  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
    296  1.1   ichiro 
    297  1.1   ichiro 	/* DATA 1 */
    298  1.1   ichiro 	DIRECT_REG.data0 = DATA1_BB(0) | DATA1_TR(0) | DATA1_COMMON;
    299  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
    300  1.1   ichiro 
    301  1.1   ichiro 	/* DATA 2*/
    302  1.1   ichiro 	DIRECT_REG.data0 = DATA2_PP | DATA2_COMMON;
    303  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
    304  1.1   ichiro 
    305  1.1   ichiro 	/* Extended DATA 0 */
    306  1.1   ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E0;
    307  1.1   ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | 0x4 ;
    308  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
    309  1.1   ichiro 
    310  1.1   ichiro 	/* Extended DATA 1 */
    311  1.1   ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E1;
    312  1.1   ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | 0x4 ;
    313  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
    314  1.1   ichiro 
    315  1.1   ichiro 	/* Extended DATA 2 */
    316  1.1   ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E2;
    317  1.1   ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E2_MS(30);
    318  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
    319  1.1   ichiro 
    320  1.1   ichiro 	/* Extended DATA 3 */
    321  1.1   ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E3;
    322  1.1   ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E3_IG_L(0);
    323  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
    324  1.1   ichiro 
    325  1.1   ichiro 	/* Extended DATA 4 */
    326  1.1   ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E4;
    327  1.1   ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E4_IG_H(0);
    328  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
    329  1.1   ichiro 
    330  1.1   ichiro 	/* Extended DATA 5 */
    331  1.1   ichiro 	EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E5;
    332  1.1   ichiro 	EXTEND_REG.data1 = EXT_DATA_COMMN;
    333  1.1   ichiro 	L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
    334  1.1   ichiro }
    335  1.1   ichiro 
    336  1.1   ichiro static int
    337  1.1   ichiro L3_getbit(sc)
    338  1.1   ichiro 	struct uda1341_softc *sc;
    339  1.1   ichiro {
    340  1.1   ichiro 	int cr, data;
    341  1.1   ichiro 
    342  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);	/* Clock down */
    343  1.1   ichiro 	delay(L3_CLK_LOW);
    344  1.1   ichiro 
    345  1.1   ichiro 	cr = GPIO_READ(sc, SAGPIO_PLR);
    346  1.1   ichiro 	data = (cr & L3_DATA) ? 1 : 0;
    347  1.1   ichiro 
    348  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);	/* Clock up */
    349  1.1   ichiro 	delay(L3_CLK_HIGH);
    350  1.1   ichiro 
    351  1.1   ichiro 	return (data);
    352  1.1   ichiro }
    353  1.1   ichiro 
    354  1.1   ichiro static void
    355  1.1   ichiro L3_sendbit(sc, bit)
    356  1.1   ichiro 	struct uda1341_softc *sc;
    357  1.1   ichiro 	int bit;
    358  1.1   ichiro {
    359  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);	/* Clock down */
    360  1.1   ichiro 
    361  1.1   ichiro 	if (bit & 0x01)
    362  1.1   ichiro 		GPIO_WRITE(sc, SAGPIO_PSR, L3_DATA);
    363  1.1   ichiro 	else
    364  1.1   ichiro 		GPIO_WRITE(sc, SAGPIO_PCR, L3_DATA);
    365  1.1   ichiro 
    366  1.1   ichiro 	delay(L3_CLK_LOW);
    367  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);     /* Clock up */
    368  1.1   ichiro 	delay(L3_CLK_HIGH);
    369  1.1   ichiro }
    370  1.1   ichiro 
    371  1.1   ichiro static u_int8_t
    372  1.1   ichiro L3_getbyte(sc, mode)
    373  1.1   ichiro 	struct uda1341_softc *sc;
    374  1.1   ichiro 	int mode;
    375  1.1   ichiro {
    376  1.1   ichiro 	int i;
    377  1.1   ichiro 	u_int8_t data;
    378  1.1   ichiro 
    379  1.1   ichiro 	switch (mode) {
    380  1.1   ichiro 	case 0:		/* Address mode */
    381  1.1   ichiro 	case 1:		/* First data byte */
    382  1.1   ichiro 		break;
    383  1.1   ichiro 	default:	/* second data byte via halt-Time */
    384  1.1   ichiro 		GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);     /* Clock down */
    385  1.1   ichiro 		delay(L3_HALT);
    386  1.1   ichiro 		GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);	/* Clock up */
    387  1.1   ichiro 		break;
    388  1.1   ichiro 	}
    389  1.1   ichiro 
    390  1.1   ichiro 	delay(L3_MODE_SETUP);
    391  1.1   ichiro 
    392  1.1   ichiro 	for (i = 0; i < 8; i++)
    393  1.1   ichiro 		data |= (L3_getbit(sc) << i);
    394  1.1   ichiro 
    395  1.1   ichiro 	delay(L3_MODE_HOLD);
    396  1.1   ichiro 
    397  1.1   ichiro 	return (data);
    398  1.1   ichiro }
    399  1.1   ichiro 
    400  1.1   ichiro static void
    401  1.1   ichiro L3_sendbyte(sc, data, mode)
    402  1.1   ichiro 	struct uda1341_softc *sc;
    403  1.1   ichiro 	u_int8_t data;
    404  1.1   ichiro 	int mode;
    405  1.1   ichiro {
    406  1.1   ichiro 	int i;
    407  1.1   ichiro 
    408  1.1   ichiro 	switch (mode) {
    409  1.1   ichiro 	case 0:		/* Address mode */
    410  1.1   ichiro 		GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);	/* Clock down */
    411  1.1   ichiro 		break;
    412  1.1   ichiro 	case 1:		/* First data byte */
    413  1.1   ichiro 		break;
    414  1.1   ichiro 	default:	/* second data byte via halt-Time */
    415  1.1   ichiro 		GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK);     /* Clock down */
    416  1.1   ichiro 		delay(L3_HALT);
    417  1.1   ichiro 		GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);	/* Clock up */
    418  1.1   ichiro 		break;
    419  1.1   ichiro 	}
    420  1.1   ichiro 
    421  1.1   ichiro 	delay(L3_MODE_SETUP);
    422  1.1   ichiro 
    423  1.1   ichiro 	for (i = 0; i < 8; i++)
    424  1.1   ichiro 		L3_sendbit(sc, data >> i);
    425  1.1   ichiro 
    426  1.1   ichiro 	if (mode == 0)		/* Address mode */
    427  1.1   ichiro 		GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK);	/* Clock up */
    428  1.1   ichiro 
    429  1.1   ichiro 	delay(L3_MODE_HOLD);
    430  1.1   ichiro }
    431  1.1   ichiro 
    432  1.1   ichiro static int
    433  1.1   ichiro L3_read(sc, addr, data, len)
    434  1.1   ichiro 	struct uda1341_softc *sc;
    435  1.1   ichiro 	u_int8_t addr, *data;
    436  1.1   ichiro         int len;
    437  1.1   ichiro {
    438  1.1   ichiro 	int cr, mode;
    439  1.1   ichiro 	mode = 0;
    440  1.1   ichiro 
    441  1.1   ichiro 	uda1341_output_high(sc);
    442  1.1   ichiro 	L3_sendbyte(sc, addr, mode++);
    443  1.1   ichiro 
    444  1.1   ichiro 	cr = GPIO_READ(sc, SAGPIO_PDR);
    445  1.1   ichiro 	cr &= ~(L3_DATA);
    446  1.1   ichiro 	GPIO_WRITE(sc, SAGPIO_PDR, cr);
    447  1.1   ichiro 
    448  1.1   ichiro 	while(len--)
    449  1.1   ichiro 		*data++ = L3_getbyte(sc, mode++);
    450  1.1   ichiro 	uda1341_output_low(sc);
    451  1.1   ichiro 
    452  1.1   ichiro 	return len;
    453  1.1   ichiro }
    454  1.1   ichiro 
    455  1.1   ichiro static int
    456  1.1   ichiro L3_write(sc, addr, data, len)
    457  1.1   ichiro 	struct uda1341_softc *sc;
    458  1.1   ichiro 	u_int8_t addr, *data;
    459  1.1   ichiro 	int len;
    460  1.1   ichiro {
    461  1.1   ichiro 	int mode = 0;
    462  1.1   ichiro 
    463  1.1   ichiro 	uda1341_output_high(sc);
    464  1.1   ichiro 	L3_sendbyte(sc, addr, mode++);
    465  1.1   ichiro 	while(len--)
    466  1.1   ichiro 		L3_sendbyte(sc, *data++, mode++);
    467  1.1   ichiro 	uda1341_output_low(sc);
    468  1.1   ichiro 
    469  1.1   ichiro 	return len;
    470  1.1   ichiro }
    471