uda1341.c revision 1.7 1 1.7 drochner /* $NetBSD: uda1341.c,v 1.7 2005/08/26 13:19:36 drochner Exp $ */
2 1.1 ichiro
3 1.1 ichiro /*-
4 1.1 ichiro * Copyright (c) 2001 The NetBSD Foundation, Inc. All rights reserved.
5 1.1 ichiro *
6 1.1 ichiro * This code is derived from software contributed to The NetBSD Foundation
7 1.1 ichiro * by Ichiro FUKUHARA (ichiro (at) ichiro.org).
8 1.1 ichiro *
9 1.1 ichiro * Redistribution and use in source and binary forms, with or without
10 1.1 ichiro * modification, are permitted provided that the following conditions
11 1.1 ichiro * are met:
12 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
13 1.1 ichiro * notice, this list of conditions and the following disclaimer.
14 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
16 1.1 ichiro * documentation and/or other materials provided with the distribution.
17 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
18 1.1 ichiro * must display the following acknowledgement:
19 1.1 ichiro * This product includes software developed by the NetBSD
20 1.1 ichiro * Foundation, Inc. and its contributors.
21 1.1 ichiro * 4. Neither the name of The NetBSD Foundation nor the names of its
22 1.1 ichiro * contributors may be used to endorse or promote products derived
23 1.1 ichiro * from this software without specific prior written permission.
24 1.1 ichiro *
25 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
26 1.1 ichiro * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 ichiro * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 ichiro * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
29 1.1 ichiro * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 ichiro * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 ichiro * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 ichiro * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 ichiro * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 ichiro * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 ichiro * POSSIBILITY OF SUCH DAMAGE.
36 1.1 ichiro */
37 1.5 lukem
38 1.5 lukem #include <sys/cdefs.h>
39 1.7 drochner __KERNEL_RCSID(0, "$NetBSD: uda1341.c,v 1.7 2005/08/26 13:19:36 drochner Exp $");
40 1.1 ichiro
41 1.1 ichiro #include <sys/param.h>
42 1.1 ichiro #include <sys/systm.h>
43 1.1 ichiro #include <sys/types.h>
44 1.1 ichiro #include <sys/conf.h>
45 1.1 ichiro #include <sys/file.h>
46 1.1 ichiro #include <sys/device.h>
47 1.1 ichiro #include <sys/kernel.h>
48 1.1 ichiro #include <sys/kthread.h>
49 1.1 ichiro #include <sys/malloc.h>
50 1.1 ichiro
51 1.1 ichiro #include <machine/bus.h>
52 1.1 ichiro
53 1.1 ichiro #include <hpcarm/dev/ipaq_saipvar.h>
54 1.1 ichiro #include <hpcarm/dev/ipaq_gpioreg.h>
55 1.1 ichiro #include <hpcarm/dev/uda1341.h>
56 1.1 ichiro #include <hpcarm/sa11x0/sa11x0_gpioreg.h>
57 1.1 ichiro #include <hpcarm/sa11x0/sa11x0_sspreg.h>
58 1.1 ichiro
59 1.1 ichiro struct uda1341_softc {
60 1.1 ichiro struct device sc_dev;
61 1.1 ichiro bus_space_tag_t sc_iot;
62 1.1 ichiro bus_space_handle_t sc_ioh;
63 1.1 ichiro struct ipaq_softc *sc_parent;
64 1.1 ichiro };
65 1.1 ichiro
66 1.1 ichiro static int uda1341_match(struct device *, struct cfdata *, void *);
67 1.1 ichiro static void uda1341_attach(struct device *, struct device *, void *);
68 1.1 ichiro static int uda1341_print(void *, const char *);
69 1.6 drochner static int uda1341_search(struct device *, struct cfdata *,
70 1.7 drochner const int *, void *);
71 1.1 ichiro
72 1.1 ichiro static void uda1341_output_high(struct uda1341_softc *);
73 1.1 ichiro static void uda1341_output_low(struct uda1341_softc *);
74 1.1 ichiro static void uda1341_L3_init(struct uda1341_softc *);
75 1.1 ichiro static void uda1341_init(struct uda1341_softc *);
76 1.1 ichiro static void uda1341_reset(struct uda1341_softc *);
77 1.1 ichiro static void uda1341_reginit(struct uda1341_softc *);
78 1.1 ichiro
79 1.1 ichiro static int L3_getbit(struct uda1341_softc *);
80 1.1 ichiro static void L3_sendbit(struct uda1341_softc *, int);
81 1.1 ichiro static u_int8_t L3_getbyte(struct uda1341_softc *, int);
82 1.1 ichiro static void L3_sendbyte(struct uda1341_softc *, u_int8_t, int);
83 1.1 ichiro static int L3_read(struct uda1341_softc *, u_int8_t, u_int8_t *, int);
84 1.1 ichiro static int L3_write(struct uda1341_softc *, u_int8_t, u_int8_t *, int);
85 1.1 ichiro
86 1.4 thorpej CFATTACH_DECL(uda, sizeof(struct uda1341_softc),
87 1.4 thorpej uda1341_match, uda1341_attach, NULL, NULL);
88 1.1 ichiro
89 1.1 ichiro /*
90 1.1 ichiro * Philips L3 bus support.
91 1.1 ichiro * GPIO lines are used for clock, data and mode pins.
92 1.1 ichiro */
93 1.1 ichiro #define L3_DATA GPIO_H3600_L3_DATA
94 1.1 ichiro #define L3_MODE GPIO_H3600_L3_MODE
95 1.1 ichiro #define L3_CLK GPIO_H3600_L3_CLK
96 1.1 ichiro
97 1.1 ichiro static struct {
98 1.1 ichiro u_int8_t data0; /* direct addressing register */
99 1.1 ichiro } DIRECT_REG = {0};
100 1.1 ichiro
101 1.1 ichiro static struct {
102 1.1 ichiro u_int8_t data0; /* extended addressing register 1 */
103 1.1 ichiro u_int8_t data1; /* extended addressing register 2 */
104 1.1 ichiro } EXTEND_REG = {0, 0};
105 1.1 ichiro
106 1.1 ichiro /*
107 1.1 ichiro * register space access macros
108 1.1 ichiro */
109 1.1 ichiro #define GPIO_WRITE(sc, reg, val) \
110 1.1 ichiro bus_space_write_4(sc->sc_iot, sc->sc_parent->sc_gpioh, reg, val)
111 1.1 ichiro #define GPIO_READ(sc, reg) \
112 1.1 ichiro bus_space_read_4(sc->sc_iot, sc->sc_parent->sc_gpioh, reg)
113 1.1 ichiro #define EGPIO_WRITE(sc) \
114 1.1 ichiro bus_space_write_2(sc->sc_iot, sc->sc_parent->sc_egpioh, \
115 1.1 ichiro 0, sc->sc_parent->ipaq_egpio)
116 1.1 ichiro #define SSP_WRITE(sc, reg, val) \
117 1.1 ichiro bus_space_write_4(sc->sc_iot, sc->sc_parent->sc_ssph, reg, val)
118 1.1 ichiro
119 1.1 ichiro static int
120 1.1 ichiro uda1341_match(parent, cf, aux)
121 1.1 ichiro struct device *parent;
122 1.1 ichiro struct cfdata *cf;
123 1.1 ichiro void *aux;
124 1.1 ichiro {
125 1.1 ichiro return (1);
126 1.1 ichiro }
127 1.1 ichiro
128 1.1 ichiro static void
129 1.1 ichiro uda1341_attach(parent, self, aux)
130 1.1 ichiro struct device *parent;
131 1.1 ichiro struct device *self;
132 1.1 ichiro void *aux;
133 1.1 ichiro {
134 1.1 ichiro struct uda1341_softc *sc = (struct uda1341_softc *)self;
135 1.1 ichiro struct ipaq_softc *psc = (struct ipaq_softc *)parent;
136 1.1 ichiro
137 1.1 ichiro printf("\n");
138 1.1 ichiro printf("%s: UDA1341 CODEC\n", sc->sc_dev.dv_xname);
139 1.1 ichiro
140 1.1 ichiro sc->sc_iot = psc->sc_iot;
141 1.1 ichiro sc->sc_ioh = psc->sc_ioh;
142 1.1 ichiro sc->sc_parent = (struct ipaq_softc *)parent;
143 1.1 ichiro
144 1.1 ichiro uda1341_L3_init(sc);
145 1.1 ichiro uda1341_init(sc);
146 1.1 ichiro
147 1.1 ichiro uda1341_reset(sc);
148 1.1 ichiro
149 1.1 ichiro uda1341_reginit(sc);
150 1.1 ichiro
151 1.1 ichiro
152 1.1 ichiro /*
153 1.1 ichiro * Attach each devices
154 1.1 ichiro */
155 1.1 ichiro
156 1.6 drochner config_search_ia(uda1341_search, self, "udaif", NULL);
157 1.1 ichiro }
158 1.1 ichiro
159 1.1 ichiro static int
160 1.6 drochner uda1341_search(parent, cf, ldesc, aux)
161 1.1 ichiro struct device *parent;
162 1.1 ichiro struct cfdata *cf;
163 1.7 drochner const int *ldesc;
164 1.1 ichiro void *aux;
165 1.1 ichiro {
166 1.2 thorpej if (config_match(parent, cf, NULL) > 0)
167 1.1 ichiro config_attach(parent, cf, NULL, uda1341_print);
168 1.1 ichiro return 0;
169 1.1 ichiro }
170 1.1 ichiro
171 1.1 ichiro
172 1.1 ichiro static int
173 1.1 ichiro uda1341_print(aux, name)
174 1.1 ichiro void *aux;
175 1.1 ichiro const char *name;
176 1.1 ichiro {
177 1.1 ichiro return (UNCONF);
178 1.1 ichiro }
179 1.1 ichiro
180 1.1 ichiro static void
181 1.1 ichiro uda1341_output_high(sc)
182 1.1 ichiro struct uda1341_softc *sc;
183 1.1 ichiro {
184 1.1 ichiro int cr;
185 1.1 ichiro
186 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, (L3_DATA | L3_MODE | L3_CLK));
187 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR) | (L3_DATA | L3_MODE | L3_CLK);
188 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr);
189 1.1 ichiro }
190 1.1 ichiro
191 1.1 ichiro static void
192 1.1 ichiro uda1341_output_low(sc)
193 1.1 ichiro struct uda1341_softc *sc;
194 1.1 ichiro {
195 1.1 ichiro int cr;
196 1.1 ichiro
197 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR);
198 1.1 ichiro cr &= ~(L3_DATA | L3_MODE | L3_CLK);
199 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr);
200 1.1 ichiro }
201 1.1 ichiro
202 1.1 ichiro static void
203 1.1 ichiro uda1341_L3_init(sc)
204 1.1 ichiro struct uda1341_softc *sc;
205 1.1 ichiro {
206 1.1 ichiro int cr;
207 1.1 ichiro
208 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_AFR);
209 1.1 ichiro cr &= ~(L3_DATA | L3_MODE | L3_CLK);
210 1.1 ichiro GPIO_WRITE(sc, SAGPIO_AFR, cr);
211 1.1 ichiro
212 1.1 ichiro uda1341_output_low(sc);
213 1.1 ichiro }
214 1.1 ichiro
215 1.1 ichiro static void
216 1.1 ichiro uda1341_init(sc)
217 1.1 ichiro struct uda1341_softc *sc;
218 1.1 ichiro {
219 1.1 ichiro int cr;
220 1.1 ichiro
221 1.1 ichiro /* GPIO initialize */
222 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_AFR);
223 1.1 ichiro cr &= ~(GPIO_ALT_SSP_TXD | GPIO_ALT_SSP_RXD | GPIO_ALT_SSP_SCLK |
224 1.1 ichiro GPIO_ALT_SSP_SFRM);
225 1.1 ichiro cr |= GPIO_ALT_SSP_CLK;
226 1.1 ichiro GPIO_WRITE(sc, SAGPIO_AFR, cr);
227 1.1 ichiro
228 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR);
229 1.1 ichiro cr &= ~GPIO_ALT_SSP_CLK;
230 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr);
231 1.1 ichiro
232 1.1 ichiro /* SSP initialize & enable */
233 1.1 ichiro SSP_WRITE(sc, SASSP_CR1, CR1_ECS);
234 1.1 ichiro cr = 0xF | (CR0_FRF_MASK & (1<<4)) | (CR0_SCR_MASK & (3<<8)) | CR0_SSE;
235 1.1 ichiro SSP_WRITE(sc, SASSP_CR0, cr);
236 1.1 ichiro
237 1.1 ichiro /* Enable the audio power */
238 1.1 ichiro sc->sc_parent->ipaq_egpio |=
239 1.1 ichiro (EGPIO_H3600_AUD_PWRON | EGPIO_H3600_AUD_ON);
240 1.1 ichiro sc->sc_parent->ipaq_egpio &=
241 1.1 ichiro ~(EGPIO_H3600_CODEC_RESET | EGPIO_H3600_QMUTE);
242 1.1 ichiro EGPIO_WRITE(sc);
243 1.1 ichiro
244 1.1 ichiro /* external clock configured for 44100 samples/sec */
245 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR);
246 1.1 ichiro cr |= (GPIO_H3600_CLK_SET0 | GPIO_H3600_CLK_SET1);
247 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr);
248 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, GPIO_H3600_CLK_SET0);
249 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, GPIO_H3600_CLK_SET1);
250 1.1 ichiro
251 1.1 ichiro /* wait for power on */
252 1.1 ichiro delay(100*1000);
253 1.1 ichiro sc->sc_parent->ipaq_egpio |= EGPIO_H3600_CODEC_RESET;
254 1.1 ichiro EGPIO_WRITE(sc);
255 1.1 ichiro
256 1.1 ichiro /* Wait for the UDA1341 to wake up */
257 1.1 ichiro delay(100*1000);
258 1.1 ichiro }
259 1.1 ichiro
260 1.1 ichiro static void
261 1.1 ichiro uda1341_reset(sc)
262 1.1 ichiro struct uda1341_softc *sc;
263 1.1 ichiro {
264 1.1 ichiro u_int8_t command;
265 1.1 ichiro
266 1.1 ichiro command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_STATUS;
267 1.1 ichiro DIRECT_REG.data0 = STATUS0_RST | STATUS0_SC_256 | STATUS0_IF_LSB16;
268 1.1 ichiro L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
269 1.1 ichiro
270 1.1 ichiro sc->sc_parent->ipaq_egpio &= ~EGPIO_H3600_CODEC_RESET;
271 1.1 ichiro EGPIO_WRITE(sc);
272 1.1 ichiro sc->sc_parent->ipaq_egpio |= EGPIO_H3600_CODEC_RESET;
273 1.1 ichiro EGPIO_WRITE(sc);
274 1.1 ichiro
275 1.1 ichiro DIRECT_REG.data0 &= ~STATUS0_RST;
276 1.1 ichiro L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
277 1.1 ichiro }
278 1.1 ichiro
279 1.1 ichiro static void
280 1.1 ichiro uda1341_reginit(sc)
281 1.1 ichiro struct uda1341_softc *sc;
282 1.1 ichiro {
283 1.1 ichiro u_int8_t command;
284 1.1 ichiro
285 1.1 ichiro /* STATUS 0 */
286 1.1 ichiro command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_STATUS;
287 1.1 ichiro DIRECT_REG.data0 = STATUS0_SC_256 | STATUS0_IF_LSB16;
288 1.1 ichiro L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
289 1.1 ichiro
290 1.1 ichiro /* STATUS 1 */
291 1.1 ichiro DIRECT_REG.data0 = STATUS1_OGS | STATUS1_IGS | (1<<7);
292 1.1 ichiro L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
293 1.1 ichiro
294 1.1 ichiro /* DATA 0 */
295 1.1 ichiro command = (L3_ADDRESS_COM << 2) | L3_ADDRESS_DATA0;
296 1.1 ichiro DIRECT_REG.data0 = DATA0_VC(100) | DATA0_COMMON;
297 1.1 ichiro L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
298 1.1 ichiro
299 1.1 ichiro /* DATA 1 */
300 1.1 ichiro DIRECT_REG.data0 = DATA1_BB(0) | DATA1_TR(0) | DATA1_COMMON;
301 1.1 ichiro L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
302 1.1 ichiro
303 1.1 ichiro /* DATA 2*/
304 1.1 ichiro DIRECT_REG.data0 = DATA2_PP | DATA2_COMMON;
305 1.1 ichiro L3_write(sc, command, (u_int8_t *) &DIRECT_REG, 1);
306 1.1 ichiro
307 1.1 ichiro /* Extended DATA 0 */
308 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E0;
309 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | 0x4 ;
310 1.1 ichiro L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
311 1.1 ichiro
312 1.1 ichiro /* Extended DATA 1 */
313 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E1;
314 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | 0x4 ;
315 1.1 ichiro L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
316 1.1 ichiro
317 1.1 ichiro /* Extended DATA 2 */
318 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E2;
319 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E2_MS(30);
320 1.1 ichiro L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
321 1.1 ichiro
322 1.1 ichiro /* Extended DATA 3 */
323 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E3;
324 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E3_IG_L(0);
325 1.1 ichiro L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
326 1.1 ichiro
327 1.1 ichiro /* Extended DATA 4 */
328 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E4;
329 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN | DATA_E4_IG_H(0);
330 1.1 ichiro L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
331 1.1 ichiro
332 1.1 ichiro /* Extended DATA 5 */
333 1.1 ichiro EXTEND_REG.data0 = EXT_ADDR_COMMON | EXT_ADDR_E5;
334 1.1 ichiro EXTEND_REG.data1 = EXT_DATA_COMMN;
335 1.1 ichiro L3_write(sc, command, (u_int8_t *) &EXTEND_REG, 2);
336 1.1 ichiro }
337 1.1 ichiro
338 1.1 ichiro static int
339 1.1 ichiro L3_getbit(sc)
340 1.1 ichiro struct uda1341_softc *sc;
341 1.1 ichiro {
342 1.1 ichiro int cr, data;
343 1.1 ichiro
344 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */
345 1.1 ichiro delay(L3_CLK_LOW);
346 1.1 ichiro
347 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PLR);
348 1.1 ichiro data = (cr & L3_DATA) ? 1 : 0;
349 1.1 ichiro
350 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */
351 1.1 ichiro delay(L3_CLK_HIGH);
352 1.1 ichiro
353 1.1 ichiro return (data);
354 1.1 ichiro }
355 1.1 ichiro
356 1.1 ichiro static void
357 1.1 ichiro L3_sendbit(sc, bit)
358 1.1 ichiro struct uda1341_softc *sc;
359 1.1 ichiro int bit;
360 1.1 ichiro {
361 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */
362 1.1 ichiro
363 1.1 ichiro if (bit & 0x01)
364 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_DATA);
365 1.1 ichiro else
366 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_DATA);
367 1.1 ichiro
368 1.1 ichiro delay(L3_CLK_LOW);
369 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */
370 1.1 ichiro delay(L3_CLK_HIGH);
371 1.1 ichiro }
372 1.1 ichiro
373 1.1 ichiro static u_int8_t
374 1.1 ichiro L3_getbyte(sc, mode)
375 1.1 ichiro struct uda1341_softc *sc;
376 1.1 ichiro int mode;
377 1.1 ichiro {
378 1.1 ichiro int i;
379 1.1 ichiro u_int8_t data;
380 1.1 ichiro
381 1.1 ichiro switch (mode) {
382 1.1 ichiro case 0: /* Address mode */
383 1.1 ichiro case 1: /* First data byte */
384 1.1 ichiro break;
385 1.1 ichiro default: /* second data byte via halt-Time */
386 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */
387 1.1 ichiro delay(L3_HALT);
388 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */
389 1.1 ichiro break;
390 1.1 ichiro }
391 1.1 ichiro
392 1.1 ichiro delay(L3_MODE_SETUP);
393 1.1 ichiro
394 1.1 ichiro for (i = 0; i < 8; i++)
395 1.1 ichiro data |= (L3_getbit(sc) << i);
396 1.1 ichiro
397 1.1 ichiro delay(L3_MODE_HOLD);
398 1.1 ichiro
399 1.1 ichiro return (data);
400 1.1 ichiro }
401 1.1 ichiro
402 1.1 ichiro static void
403 1.1 ichiro L3_sendbyte(sc, data, mode)
404 1.1 ichiro struct uda1341_softc *sc;
405 1.1 ichiro u_int8_t data;
406 1.1 ichiro int mode;
407 1.1 ichiro {
408 1.1 ichiro int i;
409 1.1 ichiro
410 1.1 ichiro switch (mode) {
411 1.1 ichiro case 0: /* Address mode */
412 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */
413 1.1 ichiro break;
414 1.1 ichiro case 1: /* First data byte */
415 1.1 ichiro break;
416 1.1 ichiro default: /* second data byte via halt-Time */
417 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PCR, L3_CLK); /* Clock down */
418 1.1 ichiro delay(L3_HALT);
419 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */
420 1.1 ichiro break;
421 1.1 ichiro }
422 1.1 ichiro
423 1.1 ichiro delay(L3_MODE_SETUP);
424 1.1 ichiro
425 1.1 ichiro for (i = 0; i < 8; i++)
426 1.1 ichiro L3_sendbit(sc, data >> i);
427 1.1 ichiro
428 1.1 ichiro if (mode == 0) /* Address mode */
429 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PSR, L3_CLK); /* Clock up */
430 1.1 ichiro
431 1.1 ichiro delay(L3_MODE_HOLD);
432 1.1 ichiro }
433 1.1 ichiro
434 1.1 ichiro static int
435 1.1 ichiro L3_read(sc, addr, data, len)
436 1.1 ichiro struct uda1341_softc *sc;
437 1.1 ichiro u_int8_t addr, *data;
438 1.1 ichiro int len;
439 1.1 ichiro {
440 1.1 ichiro int cr, mode;
441 1.1 ichiro mode = 0;
442 1.1 ichiro
443 1.1 ichiro uda1341_output_high(sc);
444 1.1 ichiro L3_sendbyte(sc, addr, mode++);
445 1.1 ichiro
446 1.1 ichiro cr = GPIO_READ(sc, SAGPIO_PDR);
447 1.1 ichiro cr &= ~(L3_DATA);
448 1.1 ichiro GPIO_WRITE(sc, SAGPIO_PDR, cr);
449 1.1 ichiro
450 1.1 ichiro while(len--)
451 1.1 ichiro *data++ = L3_getbyte(sc, mode++);
452 1.1 ichiro uda1341_output_low(sc);
453 1.1 ichiro
454 1.1 ichiro return len;
455 1.1 ichiro }
456 1.1 ichiro
457 1.1 ichiro static int
458 1.1 ichiro L3_write(sc, addr, data, len)
459 1.1 ichiro struct uda1341_softc *sc;
460 1.1 ichiro u_int8_t addr, *data;
461 1.1 ichiro int len;
462 1.1 ichiro {
463 1.1 ichiro int mode = 0;
464 1.1 ichiro
465 1.1 ichiro uda1341_output_high(sc);
466 1.1 ichiro L3_sendbyte(sc, addr, mode++);
467 1.1 ichiro while(len--)
468 1.1 ichiro L3_sendbyte(sc, *data++, mode++);
469 1.1 ichiro uda1341_output_low(sc);
470 1.1 ichiro
471 1.1 ichiro return len;
472 1.1 ichiro }
473