it8368.c revision 1.21 1 1.21 perry /* $NetBSD: it8368.c,v 1.21 2005/12/24 23:24:00 perry Exp $ */
2 1.1 uch
3 1.10 uch /*-
4 1.10 uch * Copyright (c) 1999, 2000 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.10 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.10 uch * by UCHIYAMA Yasushi.
9 1.10 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.10 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.10 uch * notice, this list of conditions and the following disclaimer in the
17 1.10 uch * documentation and/or other materials provided with the distribution.
18 1.10 uch * 3. All advertising materials mentioning features or use of this software
19 1.10 uch * must display the following acknowledgement:
20 1.10 uch * This product includes software developed by the NetBSD
21 1.10 uch * Foundation, Inc. and its contributors.
22 1.10 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.10 uch * contributors may be used to endorse or promote products derived
24 1.10 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.10 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.10 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.10 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.10 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.10 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.10 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.10 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.10 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.10 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.10 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.10 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.18 lukem
39 1.18 lukem #include <sys/cdefs.h>
40 1.21 perry __KERNEL_RCSID(0, "$NetBSD: it8368.c,v 1.21 2005/12/24 23:24:00 perry Exp $");
41 1.10 uch
42 1.8 uch #undef WINCE_DEFAULT_SETTING /* for debug */
43 1.8 uch #undef IT8368DEBUG
44 1.1 uch
45 1.1 uch #include <sys/param.h>
46 1.1 uch #include <sys/systm.h>
47 1.1 uch #include <sys/device.h>
48 1.1 uch
49 1.1 uch #include <machine/bus.h>
50 1.1 uch
51 1.1 uch #include <dev/pcmcia/pcmciareg.h>
52 1.1 uch #include <dev/pcmcia/pcmciavar.h>
53 1.1 uch #include <dev/pcmcia/pcmciachip.h>
54 1.1 uch
55 1.1 uch #include <hpcmips/tx/tx39var.h>
56 1.1 uch #include <hpcmips/tx/txcsbusvar.h>
57 1.6 uch #include <hpcmips/tx/tx39biureg.h> /* legacy mode requires BIU access */
58 1.6 uch #include <hpcmips/dev/it8368var.h>
59 1.1 uch #include <hpcmips/dev/it8368reg.h>
60 1.1 uch
61 1.1 uch #ifdef IT8368DEBUG
62 1.8 uch int it8368debug = 1;
63 1.8 uch #define DPRINTF(arg) if (it8368debug) printf arg;
64 1.8 uch #define DPRINTFN(n, arg) if (it8368debug > (n)) printf arg;
65 1.1 uch #else
66 1.1 uch #define DPRINTF(arg)
67 1.8 uch #define DPRINTFN(n, arg)
68 1.1 uch #endif
69 1.1 uch
70 1.10 uch int it8368e_match(struct device *, struct cfdata *, void *);
71 1.10 uch void it8368e_attach(struct device *, struct device *, void *);
72 1.10 uch int it8368_print(void *, const char *);
73 1.1 uch
74 1.4 uch #define IT8368_LASTSTATE_PRESENT 0x0002
75 1.4 uch #define IT8368_LASTSTATE_HALF 0x0001
76 1.7 uch #define IT8368_LASTSTATE_EMPTY 0x0000
77 1.4 uch
78 1.1 uch struct it8368e_softc {
79 1.1 uch struct device sc_dev;
80 1.1 uch struct device *sc_pcmcia;
81 1.1 uch tx_chipset_tag_t sc_tc;
82 1.1 uch
83 1.1 uch /* Register space */
84 1.4 uch bus_space_tag_t sc_csregt;
85 1.4 uch bus_space_handle_t sc_csregh;
86 1.1 uch /* I/O, attribute space */
87 1.4 uch bus_space_tag_t sc_csiot;
88 1.4 uch bus_addr_t sc_csiobase;
89 1.4 uch bus_size_t sc_csiosize;
90 1.3 uch /*
91 1.3 uch * XXX theses means attribute memory. not memory space.
92 1.3 uch * memory space is 0x64000000.
93 1.3 uch */
94 1.4 uch bus_space_tag_t sc_csmemt;
95 1.4 uch bus_addr_t sc_csmembase;
96 1.4 uch bus_size_t sc_csmemsize;
97 1.1 uch
98 1.1 uch /* Separate I/O and attribute space mode */
99 1.1 uch int sc_fixattr;
100 1.1 uch
101 1.1 uch /* Card interrupt handler */
102 1.10 uch int (*sc_card_fun)(void *);
103 1.4 uch void *sc_card_arg;
104 1.4 uch void *sc_card_ih;
105 1.4 uch int sc_card_irq;
106 1.4 uch
107 1.4 uch /* Card status change */
108 1.4 uch int sc_irq;
109 1.4 uch void *sc_ih;
110 1.4 uch int sc_laststate;
111 1.1 uch };
112 1.1 uch
113 1.10 uch void it8368_init_socket(struct it8368e_softc*);
114 1.10 uch void it8368_attach_socket(struct it8368e_softc *);
115 1.10 uch int it8368_intr(void *);
116 1.10 uch int it8368_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
117 1.10 uch struct pcmcia_mem_handle *);
118 1.10 uch void it8368_chip_mem_free(pcmcia_chipset_handle_t, struct pcmcia_mem_handle *);
119 1.11 soren int it8368_chip_mem_map(pcmcia_chipset_handle_t, int, bus_size_t, bus_size_t,
120 1.10 uch struct pcmcia_mem_handle *, bus_addr_t *, int *);
121 1.10 uch void it8368_chip_mem_unmap(pcmcia_chipset_handle_t, int);
122 1.10 uch int it8368_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t, bus_size_t,
123 1.10 uch bus_size_t, struct pcmcia_io_handle *);
124 1.10 uch void it8368_chip_io_free(pcmcia_chipset_handle_t, struct pcmcia_io_handle *);
125 1.10 uch int it8368_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t, bus_size_t,
126 1.10 uch struct pcmcia_io_handle *, int *);
127 1.10 uch void it8368_chip_io_unmap(pcmcia_chipset_handle_t, int);
128 1.10 uch void it8368_chip_socket_enable(pcmcia_chipset_handle_t);
129 1.10 uch void it8368_chip_socket_disable(pcmcia_chipset_handle_t);
130 1.10 uch void *it8368_chip_intr_establish(pcmcia_chipset_handle_t,
131 1.10 uch struct pcmcia_function *, int, int (*) (void *), void *);
132 1.10 uch void it8368_chip_intr_disestablish(pcmcia_chipset_handle_t, void *);
133 1.1 uch
134 1.8 uch #ifdef IT8368DEBUG
135 1.10 uch void it8368_dump(struct it8368e_softc *);
136 1.8 uch #endif
137 1.8 uch
138 1.1 uch static struct pcmcia_chip_functions it8368_functions = {
139 1.1 uch it8368_chip_mem_alloc,
140 1.1 uch it8368_chip_mem_free,
141 1.1 uch it8368_chip_mem_map,
142 1.1 uch it8368_chip_mem_unmap,
143 1.1 uch it8368_chip_io_alloc,
144 1.1 uch it8368_chip_io_free,
145 1.1 uch it8368_chip_io_map,
146 1.1 uch it8368_chip_io_unmap,
147 1.1 uch it8368_chip_intr_establish,
148 1.1 uch it8368_chip_intr_disestablish,
149 1.1 uch it8368_chip_socket_enable,
150 1.1 uch it8368_chip_socket_disable
151 1.1 uch };
152 1.1 uch
153 1.16 thorpej CFATTACH_DECL(it8368e, sizeof(struct it8368e_softc),
154 1.16 thorpej it8368e_match, it8368e_attach, NULL, NULL);
155 1.1 uch
156 1.1 uch /*
157 1.1 uch * IT8368 configuration register is big-endian.
158 1.1 uch */
159 1.21 perry static inline u_int16_t it8368_reg_read(bus_space_tag_t,
160 1.10 uch bus_space_handle_t, int);
161 1.21 perry static inline void it8368_reg_write(bus_space_tag_t, bus_space_handle_t,
162 1.10 uch int, u_int16_t);
163 1.1 uch
164 1.8 uch #ifdef IT8368E_DESTRUCTIVE_CHECK
165 1.10 uch int it8368e_id_check(void *);
166 1.8 uch
167 1.8 uch /*
168 1.8 uch * IT8368E don't have identification method. this is destructive check.
169 1.8 uch */
170 1.8 uch int
171 1.10 uch it8368e_id_check(void *aux)
172 1.8 uch {
173 1.8 uch struct cs_attach_args *ca = aux;
174 1.8 uch tx_chipset_tag_t tc;
175 1.8 uch bus_space_tag_t csregt;
176 1.8 uch bus_space_handle_t csregh;
177 1.8 uch u_int16_t oreg, reg;
178 1.8 uch int match = 0;
179 1.8 uch
180 1.8 uch tc = ca->ca_tc;
181 1.8 uch csregt = ca->ca_csreg.cstag;
182 1.8 uch
183 1.8 uch bus_space_map(csregt, ca->ca_csreg.csbase, ca->ca_csreg.cssize,
184 1.10 uch 0, &csregh);
185 1.8 uch reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
186 1.8 uch oreg = reg;
187 1.12 uch dbg_bit_print(reg);
188 1.8 uch
189 1.8 uch reg &= ~IT8368_CTRL_BYTESWAP;
190 1.8 uch it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
191 1.8 uch reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
192 1.8 uch if (reg & IT8368_CTRL_BYTESWAP)
193 1.8 uch goto nomatch;
194 1.8 uch
195 1.8 uch reg |= IT8368_CTRL_BYTESWAP;
196 1.8 uch it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
197 1.8 uch reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
198 1.8 uch if (!(reg & IT8368_CTRL_BYTESWAP))
199 1.8 uch goto nomatch;
200 1.8 uch
201 1.8 uch match = 1;
202 1.8 uch nomatch:
203 1.8 uch it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, oreg);
204 1.8 uch bus_space_unmap(csregt, csregh, ca->ca_csreg.cssize);
205 1.8 uch
206 1.8 uch return (match);
207 1.8 uch }
208 1.8 uch #endif /* IT8368E_DESTRUCTIVE_CHECK */
209 1.4 uch
210 1.1 uch int
211 1.10 uch it8368e_match(struct device *parent, struct cfdata *cf, void *aux)
212 1.1 uch {
213 1.8 uch #ifdef IT8368E_DESTRUCTIVE_CHECK
214 1.8 uch return (it8368e_id_check(aux));
215 1.8 uch #else
216 1.8 uch return (1);
217 1.8 uch #endif
218 1.1 uch }
219 1.1 uch
220 1.1 uch void
221 1.10 uch it8368e_attach(struct device *parent, struct device *self, void *aux)
222 1.1 uch {
223 1.1 uch struct cs_attach_args *ca = aux;
224 1.1 uch struct it8368e_softc *sc = (void*)self;
225 1.1 uch tx_chipset_tag_t tc;
226 1.1 uch bus_space_tag_t csregt;
227 1.1 uch bus_space_handle_t csregh;
228 1.1 uch u_int16_t reg;
229 1.1 uch
230 1.1 uch sc->sc_tc = tc = ca->ca_tc;
231 1.1 uch sc->sc_csregt = csregt = ca->ca_csreg.cstag;
232 1.1 uch
233 1.1 uch bus_space_map(csregt, ca->ca_csreg.csbase, ca->ca_csreg.cssize,
234 1.10 uch 0, &sc->sc_csregh);
235 1.1 uch csregh = sc->sc_csregh;
236 1.1 uch sc->sc_csiot = ca->ca_csio.cstag;
237 1.1 uch sc->sc_csiobase = ca->ca_csio.csbase;
238 1.1 uch sc->sc_csiosize = ca->ca_csio.cssize;
239 1.1 uch
240 1.3 uch #ifdef IT8368DEBUG
241 1.4 uch printf("\n\t[Windows CE setting]\n");
242 1.1 uch it8368_dump(sc); /* print WindowsCE setting */
243 1.3 uch #endif
244 1.1 uch /* LHA[14:13] <= HA[14:13] */
245 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
246 1.1 uch reg &= ~IT8368_CTRL_ADDRSEL;
247 1.1 uch it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
248 1.1 uch
249 1.1 uch /* Set all MFIO direction as LHA[23:13] output pins */
250 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_MFIODIR_REG);
251 1.1 uch reg |= IT8368_MFIODIR_MASK;
252 1.1 uch it8368_reg_write(csregt, csregh, IT8368_MFIODIR_REG, reg);
253 1.1 uch
254 1.1 uch /* Set all MFIO functions as LHA */
255 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_MFIOSEL_REG);
256 1.1 uch reg &= ~IT8368_MFIOSEL_MASK;
257 1.1 uch it8368_reg_write(csregt, csregh, IT8368_MFIOSEL_REG, reg);
258 1.1 uch
259 1.1 uch /* Disable MFIO interrupt */
260 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_MFIOPOSINTEN_REG);
261 1.1 uch reg &= ~IT8368_MFIOPOSINTEN_MASK;
262 1.1 uch it8368_reg_write(csregt, csregh, IT8368_MFIOPOSINTEN_REG, reg);
263 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_MFIONEGINTEN_REG);
264 1.1 uch reg &= ~IT8368_MFIONEGINTEN_MASK;
265 1.1 uch it8368_reg_write(csregt, csregh, IT8368_MFIONEGINTEN_REG, reg);
266 1.1 uch
267 1.1 uch /* Port direction */
268 1.1 uch reg = IT8368_PIN_CRDVCCON1 | IT8368_PIN_CRDVCCON0 |
269 1.10 uch IT8368_PIN_CRDVPPON1 | IT8368_PIN_CRDVPPON0 |
270 1.10 uch IT8368_PIN_BCRDRST;
271 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODIR_REG, reg);
272 1.5 uch printf("\n");
273 1.5 uch
274 1.1 uch /*
275 1.1 uch * Separate I/O and attribute memory region
276 1.1 uch */
277 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
278 1.8 uch
279 1.1 uch reg |= IT8368_CTRL_FIXATTRIO;
280 1.1 uch it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
281 1.8 uch
282 1.6 uch if (IT8368_CTRL_FIXATTRIO &
283 1.6 uch it8368_reg_read(csregt, csregh, IT8368_CTRL_REG)) {
284 1.1 uch sc->sc_fixattr = 1;
285 1.5 uch printf("%s: fix attr mode\n", sc->sc_dev.dv_xname);
286 1.1 uch } else {
287 1.1 uch sc->sc_fixattr = 0;
288 1.6 uch printf("%s: legacy attr mode\n", sc->sc_dev.dv_xname);
289 1.1 uch }
290 1.8 uch
291 1.6 uch sc->sc_csmemt = sc->sc_csiot;
292 1.6 uch sc->sc_csiosize /= 2;
293 1.6 uch sc->sc_csmemsize = sc->sc_csiosize;
294 1.6 uch sc->sc_csmembase = sc->sc_csiosize;
295 1.6 uch
296 1.7 uch #ifdef IT8368DEBUG
297 1.1 uch it8368_dump(sc);
298 1.7 uch #endif
299 1.4 uch /* Enable card and interrupt driving. */
300 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
301 1.4 uch reg |= (IT8368_CTRL_GLOBALEN | IT8368_CTRL_CARDEN);
302 1.4 uch if (sc->sc_fixattr)
303 1.4 uch reg |= IT8368_CTRL_FIXATTRIO;
304 1.4 uch it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
305 1.4 uch
306 1.4 uch sc->sc_irq = ca->ca_irq1;
307 1.1 uch sc->sc_card_irq = ca->ca_irq3;
308 1.1 uch
309 1.1 uch it8368_attach_socket(sc);
310 1.1 uch }
311 1.1 uch
312 1.21 perry inline u_int16_t
313 1.10 uch it8368_reg_read(bus_space_tag_t t, bus_space_handle_t h, int ofs)
314 1.1 uch {
315 1.1 uch u_int16_t val;
316 1.1 uch
317 1.1 uch val = bus_space_read_2(t, h, ofs);
318 1.10 uch return (0xffff & (((val >> 8) & 0xff)|((val << 8) & 0xff00)));
319 1.1 uch }
320 1.1 uch
321 1.21 perry inline void
322 1.10 uch it8368_reg_write(bus_space_tag_t t, bus_space_handle_t h, int ofs, u_int16_t v)
323 1.1 uch {
324 1.1 uch u_int16_t val;
325 1.1 uch
326 1.1 uch val = 0xffff & (((v >> 8) & 0xff)|((v << 8) & 0xff00));
327 1.1 uch bus_space_write_2(t, h, ofs, val);
328 1.1 uch }
329 1.1 uch
330 1.1 uch int
331 1.10 uch it8368_intr(void *arg)
332 1.1 uch {
333 1.1 uch struct it8368e_softc *sc = arg;
334 1.4 uch bus_space_tag_t csregt = sc->sc_csregt;
335 1.4 uch bus_space_handle_t csregh = sc->sc_csregh;
336 1.4 uch u_int16_t reg;
337 1.3 uch
338 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTSTAT_REG);
339 1.3 uch
340 1.4 uch if (reg & IT8368_PIN_BCRDRDY) {
341 1.4 uch if (sc->sc_card_fun) {
342 1.4 uch /* clear interrupt */
343 1.4 uch it8368_reg_write(csregt, csregh,
344 1.10 uch IT8368_GPIONEGINTSTAT_REG,
345 1.10 uch IT8368_PIN_BCRDRDY);
346 1.4 uch
347 1.4 uch /* Dispatch card interrupt handler */
348 1.4 uch (*sc->sc_card_fun)(sc->sc_card_arg);
349 1.4 uch }
350 1.4 uch } else if (reg & IT8368_PIN_CRDDET2) {
351 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTSTAT_REG,
352 1.10 uch IT8368_PIN_CRDDET2);
353 1.4 uch printf("[CSC]\n");
354 1.7 uch #ifdef IT8368DEBUG
355 1.4 uch it8368_dump(sc);
356 1.7 uch #endif
357 1.4 uch it8368_chip_socket_disable(sc);
358 1.4 uch } else {
359 1.7 uch #ifdef IT8368DEBUG
360 1.8 uch u_int16_t reg2;
361 1.8 uch reg2 = reg & ~(IT8368_PIN_BCRDRDY|IT8368_PIN_CRDDET2);
362 1.8 uch printf("unknown it8368 interrupt: ");
363 1.12 uch dbg_bit_print(reg2);
364 1.8 uch it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTSTAT_REG,
365 1.10 uch reg);
366 1.7 uch #endif
367 1.1 uch }
368 1.4 uch
369 1.10 uch return (0);
370 1.1 uch }
371 1.1 uch
372 1.1 uch int
373 1.10 uch it8368_print(void *arg, const char *pnp)
374 1.1 uch {
375 1.3 uch if (pnp)
376 1.17 thorpej aprint_normal("pcmcia at %s", pnp);
377 1.1 uch
378 1.10 uch return (UNCONF);
379 1.1 uch }
380 1.1 uch
381 1.1 uch void
382 1.10 uch it8368_attach_socket(struct it8368e_softc *sc)
383 1.1 uch {
384 1.1 uch struct pcmciabus_attach_args paa;
385 1.1 uch
386 1.1 uch paa.paa_busname = "pcmcia";
387 1.1 uch paa.pct = (pcmcia_chipset_tag_t)&it8368_functions;
388 1.1 uch paa.pch = (pcmcia_chipset_handle_t)sc;
389 1.9 uch paa.iobase = 0;
390 1.9 uch paa.iosize = sc->sc_csiosize;
391 1.1 uch
392 1.19 drochner if ((sc->sc_pcmcia = config_found_ia((void*)sc, "pcmciabus", &paa,
393 1.19 drochner it8368_print))) {
394 1.4 uch it8368_init_socket(sc);
395 1.4 uch }
396 1.4 uch }
397 1.4 uch
398 1.4 uch void
399 1.10 uch it8368_init_socket(struct it8368e_softc *sc)
400 1.4 uch {
401 1.4 uch bus_space_tag_t csregt = sc->sc_csregt;
402 1.4 uch bus_space_handle_t csregh = sc->sc_csregh;
403 1.4 uch u_int16_t reg;
404 1.4 uch
405 1.4 uch /*
406 1.4 uch * set up the card to interrupt on card detect
407 1.4 uch */
408 1.4 uch reg = IT8368_PIN_CRDDET2; /* CSC */
409 1.4 uch /* enable negative edge */
410 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
411 1.4 uch /* disable positive edge */
412 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIOPOSINTEN_REG, 0);
413 1.4 uch
414 1.4 uch sc->sc_ih = tx_intr_establish(sc->sc_tc, sc->sc_irq,
415 1.10 uch IST_EDGE, IPL_BIO, it8368_intr, sc);
416 1.4 uch if (sc->sc_ih == NULL) {
417 1.4 uch printf("%s: can't establish interrupt\n",
418 1.10 uch sc->sc_dev.dv_xname);
419 1.4 uch return;
420 1.4 uch }
421 1.4 uch
422 1.4 uch /*
423 1.4 uch * if there's a card there, then attach it.
424 1.4 uch */
425 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAIN_REG);
426 1.4 uch
427 1.4 uch if (reg & (IT8368_PIN_CRDDET2|IT8368_PIN_CRDDET1)) {
428 1.4 uch sc->sc_laststate = IT8368_LASTSTATE_EMPTY;
429 1.4 uch } else {
430 1.4 uch pcmcia_card_attach(sc->sc_pcmcia);
431 1.4 uch sc->sc_laststate = IT8368_LASTSTATE_PRESENT;
432 1.1 uch }
433 1.1 uch }
434 1.1 uch
435 1.1 uch void *
436 1.10 uch it8368_chip_intr_establish(pcmcia_chipset_handle_t pch,
437 1.10 uch struct pcmcia_function *pf, int ipl, int (*ih_fun)(void *), void *ih_arg)
438 1.1 uch {
439 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
440 1.4 uch bus_space_tag_t csregt = sc->sc_csregt;
441 1.4 uch bus_space_handle_t csregh = sc->sc_csregh;
442 1.4 uch u_int16_t reg;
443 1.1 uch
444 1.4 uch if (sc->sc_card_fun)
445 1.3 uch panic("it8368_chip_intr_establish: "
446 1.10 uch "duplicate card interrupt handler.");
447 1.4 uch
448 1.1 uch sc->sc_card_fun = ih_fun;
449 1.1 uch sc->sc_card_arg = ih_arg;
450 1.1 uch
451 1.4 uch sc->sc_card_ih = tx_intr_establish(sc->sc_tc, sc->sc_card_irq,
452 1.10 uch IST_EDGE, IPL_BIO, it8368_intr,
453 1.10 uch sc);
454 1.4 uch
455 1.4 uch /* enable card interrupt */
456 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTEN_REG);
457 1.4 uch reg |= IT8368_PIN_BCRDRDY;
458 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
459 1.4 uch
460 1.10 uch return (sc->sc_card_ih);
461 1.1 uch }
462 1.1 uch
463 1.1 uch void
464 1.10 uch it8368_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
465 1.1 uch {
466 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
467 1.4 uch bus_space_tag_t csregt = sc->sc_csregt;
468 1.4 uch bus_space_handle_t csregh = sc->sc_csregh;
469 1.4 uch u_int16_t reg;
470 1.1 uch
471 1.4 uch if (!sc->sc_card_fun)
472 1.3 uch panic("it8368_chip_intr_disestablish:"
473 1.10 uch "no handler established.");
474 1.4 uch assert(ih == sc->sc_card_ih);
475 1.4 uch
476 1.1 uch sc->sc_card_fun = 0;
477 1.1 uch sc->sc_card_arg = 0;
478 1.1 uch
479 1.4 uch /* disable card interrupt */
480 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTEN_REG);
481 1.4 uch reg &= ~IT8368_PIN_BCRDRDY;
482 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
483 1.4 uch
484 1.1 uch tx_intr_disestablish(sc->sc_tc, ih);
485 1.1 uch }
486 1.1 uch
487 1.1 uch int
488 1.10 uch it8368_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
489 1.10 uch struct pcmcia_mem_handle *pcmhp)
490 1.1 uch {
491 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
492 1.1 uch
493 1.6 uch if (bus_space_alloc(sc->sc_csmemt, sc->sc_csmembase,
494 1.10 uch sc->sc_csmembase + sc->sc_csmemsize, size,
495 1.10 uch size, 0, 0, 0, &pcmhp->memh)) {
496 1.6 uch DPRINTF(("it8368_chip_mem_alloc: failed\n"));
497 1.10 uch return (1);
498 1.1 uch }
499 1.3 uch
500 1.6 uch if (!sc->sc_fixattr) /* XXX IT8368 brain damaged spec */
501 1.6 uch pcmhp->memh -= sc->sc_csmembase;
502 1.6 uch
503 1.6 uch pcmhp->memt = sc->sc_csmemt;
504 1.1 uch pcmhp->addr = pcmhp->memh;
505 1.1 uch pcmhp->size = size;
506 1.1 uch pcmhp->realsize = size;
507 1.3 uch
508 1.8 uch DPRINTF(("it8368_chip_mem_alloc: %#x+%#x\n",
509 1.10 uch (unsigned)pcmhp->memh, (unsigned)size));
510 1.1 uch
511 1.10 uch return (0);
512 1.1 uch }
513 1.1 uch
514 1.1 uch void
515 1.10 uch it8368_chip_mem_free(pcmcia_chipset_handle_t pch,
516 1.10 uch struct pcmcia_mem_handle *pcmhp)
517 1.1 uch {
518 1.6 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
519 1.6 uch
520 1.8 uch DPRINTF(("it8368_chip_mem_free: %#x+%#x\n",
521 1.10 uch (unsigned)pcmhp->memh, (unsigned)pcmhp->size));
522 1.8 uch
523 1.6 uch if (!sc->sc_fixattr) /* XXX IT8368 brain damaged spec */
524 1.6 uch pcmhp->memh += sc->sc_csmembase;
525 1.6 uch
526 1.1 uch bus_space_unmap(pcmhp->memt, pcmhp->memh, pcmhp->size);
527 1.1 uch }
528 1.1 uch
529 1.1 uch int
530 1.10 uch it8368_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
531 1.10 uch bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp,
532 1.11 soren bus_size_t *offsetp, int *windowp)
533 1.1 uch {
534 1.6 uch /* attribute mode */
535 1.6 uch it8368_mode(pch, IT8368_ATTR_MODE, IT8368_WIDTH_16);
536 1.1 uch
537 1.3 uch *offsetp = card_addr;
538 1.8 uch DPRINTF(("it8368_chip_mem_map %#x+%#x\n",
539 1.10 uch (unsigned)pcmhp->memh, (unsigned)size));
540 1.3 uch
541 1.10 uch return (0);
542 1.1 uch }
543 1.1 uch
544 1.1 uch void
545 1.10 uch it8368_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
546 1.1 uch {
547 1.6 uch /* return to I/O mode */
548 1.6 uch it8368_mode(pch, IT8368_IO_MODE, IT8368_WIDTH_16);
549 1.1 uch }
550 1.1 uch
551 1.1 uch void
552 1.10 uch it8368_mode(pcmcia_chipset_handle_t pch, int io, int width)
553 1.1 uch {
554 1.6 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
555 1.1 uch txreg_t reg32;
556 1.1 uch
557 1.6 uch DPRINTF(("it8368_mode: change access space to "));
558 1.8 uch DPRINTF((io ? "I/O (%dbit)\n" : "attribute (%dbit)...\n",
559 1.10 uch width == IT8368_WIDTH_8 ? 8 : 16));
560 1.6 uch
561 1.1 uch reg32 = tx_conf_read(sc->sc_tc, TX39_MEMCONFIG3_REG);
562 1.8 uch
563 1.6 uch if (io) {
564 1.8 uch if (width == IT8368_WIDTH_8)
565 1.6 uch reg32 |= TX39_MEMCONFIG3_PORT8SEL;
566 1.6 uch else
567 1.6 uch reg32 &= ~TX39_MEMCONFIG3_PORT8SEL;
568 1.1 uch }
569 1.6 uch
570 1.1 uch if (!sc->sc_fixattr) {
571 1.6 uch if (io)
572 1.1 uch reg32 |= TX39_MEMCONFIG3_CARD1IOEN;
573 1.6 uch else
574 1.1 uch reg32 &= ~TX39_MEMCONFIG3_CARD1IOEN;
575 1.1 uch }
576 1.1 uch tx_conf_write(sc->sc_tc, TX39_MEMCONFIG3_REG, reg32);
577 1.1 uch
578 1.8 uch #ifdef IT8368DEBUG
579 1.8 uch if (sc->sc_fixattr)
580 1.8 uch return; /* No need to report BIU status */
581 1.8 uch
582 1.8 uch /* check BIU status */
583 1.1 uch reg32 = tx_conf_read(sc->sc_tc, TX39_MEMCONFIG3_REG);
584 1.8 uch if (reg32 & TX39_MEMCONFIG3_CARD1IOEN) {
585 1.8 uch DPRINTF(("it8368_mode: I/O space (%dbit) enabled\n",
586 1.10 uch reg32 & TX39_MEMCONFIG3_PORT8SEL ? 8 : 16));
587 1.8 uch } else {
588 1.6 uch DPRINTF(("it8368_mode: atttribute space enabled\n"));
589 1.8 uch }
590 1.8 uch #endif /* IT8368DEBUG */
591 1.1 uch }
592 1.1 uch
593 1.1 uch int
594 1.10 uch it8368_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
595 1.10 uch bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
596 1.1 uch {
597 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
598 1.1 uch
599 1.1 uch if (start) {
600 1.3 uch if (bus_space_map(sc->sc_csiot, start, size, 0,
601 1.10 uch &pcihp->ioh)) {
602 1.10 uch return (1);
603 1.1 uch }
604 1.1 uch DPRINTF(("it8368_chip_io_alloc map port %#x+%#x\n",
605 1.10 uch (unsigned)start, (unsigned)size));
606 1.1 uch } else {
607 1.1 uch if (bus_space_alloc(sc->sc_csiot, sc->sc_csiobase,
608 1.10 uch sc->sc_csiobase + sc->sc_csiosize,
609 1.10 uch size, align, 0, 0, &pcihp->addr,
610 1.10 uch &pcihp->ioh)) {
611 1.3 uch
612 1.10 uch return (1);
613 1.1 uch }
614 1.1 uch pcihp->flags = PCMCIA_IO_ALLOCATED;
615 1.1 uch DPRINTF(("it8368_chip_io_alloc alloc %#x from %#x\n",
616 1.10 uch (unsigned)size, (unsigned)pcihp->addr));
617 1.2 uch }
618 1.1 uch
619 1.1 uch pcihp->iot = sc->sc_csiot;
620 1.1 uch pcihp->size = size;
621 1.1 uch
622 1.10 uch return (0);
623 1.1 uch }
624 1.1 uch
625 1.1 uch int
626 1.10 uch it8368_chip_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset,
627 1.10 uch bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
628 1.1 uch {
629 1.6 uch /* I/O mode */
630 1.6 uch it8368_mode(pch, IT8368_IO_MODE, IT8368_WIDTH_16);
631 1.1 uch
632 1.8 uch DPRINTF(("it8368_chip_io_map %#x:%#x+%#x\n",
633 1.10 uch (unsigned)pcihp->ioh, (unsigned)offset, (unsigned)size));
634 1.1 uch
635 1.10 uch return (0);
636 1.1 uch }
637 1.1 uch
638 1.1 uch void
639 1.10 uch it8368_chip_io_free(pcmcia_chipset_handle_t pch,
640 1.10 uch struct pcmcia_io_handle *pcihp)
641 1.1 uch {
642 1.6 uch if (pcihp->flags & PCMCIA_IO_ALLOCATED)
643 1.1 uch bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
644 1.6 uch else
645 1.1 uch bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
646 1.6 uch
647 1.8 uch DPRINTF(("it8368_chip_io_free %#x+%#x\n",
648 1.10 uch (unsigned)pcihp->ioh, (unsigned)pcihp->size));
649 1.1 uch }
650 1.1 uch
651 1.1 uch void
652 1.10 uch it8368_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
653 1.1 uch {
654 1.10 uch
655 1.1 uch }
656 1.1 uch
657 1.1 uch void
658 1.10 uch it8368_chip_socket_enable(pcmcia_chipset_handle_t pch)
659 1.1 uch {
660 1.8 uch #ifndef WINCE_DEFAULT_SETTING
661 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*)pch;
662 1.1 uch bus_space_tag_t csregt = sc->sc_csregt;
663 1.1 uch bus_space_handle_t csregh = sc->sc_csregh;
664 1.1 uch volatile u_int16_t reg;
665 1.3 uch
666 1.1 uch /* Power off */
667 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
668 1.1 uch reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
669 1.1 uch reg |= (IT8368_PIN_CRDVCC_0V | IT8368_PIN_CRDVPP_0V);
670 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
671 1.1 uch delay(20000);
672 1.1 uch
673 1.1 uch /*
674 1.1 uch * wait 300ms until power fails (Tpf). Then, wait 100ms since
675 1.1 uch * we are changing Vcc (Toff).
676 1.1 uch */
677 1.1 uch delay((300 + 100) * 1000);
678 1.1 uch
679 1.1 uch /* Supply Vcc */
680 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
681 1.1 uch reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
682 1.1 uch reg |= IT8368_PIN_CRDVCC_5V; /* XXX */
683 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
684 1.1 uch
685 1.1 uch /*
686 1.1 uch * wait 100ms until power raise (Tpr) and 20ms to become
687 1.1 uch * stable (Tsu(Vcc)).
688 1.1 uch *
689 1.1 uch * some machines require some more time to be settled
690 1.1 uch * (300ms is added here).
691 1.1 uch */
692 1.1 uch delay((100 + 20 + 300) * 1000);
693 1.1 uch
694 1.1 uch /* Assert reset signal */
695 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
696 1.1 uch reg |= IT8368_PIN_BCRDRST;
697 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
698 1.4 uch
699 1.1 uch /*
700 1.1 uch * hold RESET at least 10us.
701 1.1 uch */
702 1.1 uch delay(10);
703 1.4 uch
704 1.8 uch /* deassert reset signal */
705 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
706 1.1 uch reg &= ~IT8368_PIN_BCRDRST;
707 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
708 1.1 uch delay(20000);
709 1.1 uch
710 1.6 uch DPRINTF(("it8368_chip_socket_enable: socket enabled\n"));
711 1.8 uch #endif /* !WINCE_DEFAULT_SETTING */
712 1.1 uch }
713 1.1 uch
714 1.1 uch void
715 1.10 uch it8368_chip_socket_disable(pcmcia_chipset_handle_t pch)
716 1.1 uch {
717 1.8 uch #ifndef WINCE_DEFAULT_SETTING
718 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
719 1.1 uch bus_space_tag_t csregt = sc->sc_csregt;
720 1.1 uch bus_space_handle_t csregh = sc->sc_csregh;
721 1.1 uch u_int16_t reg;
722 1.1 uch
723 1.1 uch /* Power down */
724 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
725 1.1 uch reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
726 1.1 uch reg |= (IT8368_PIN_CRDVCC_0V | IT8368_PIN_CRDVPP_0V);
727 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
728 1.1 uch delay(20000);
729 1.1 uch
730 1.1 uch /*
731 1.1 uch * wait 300ms until power fails (Tpf).
732 1.1 uch */
733 1.1 uch delay(300 * 1000);
734 1.4 uch
735 1.6 uch DPRINTF(("it8368_chip_socket_disable: socket disabled\n"));
736 1.8 uch #endif /* !WINCE_DEFAULT_SETTING */
737 1.1 uch }
738 1.1 uch
739 1.7 uch #ifdef IT8368DEBUG
740 1.12 uch #define PRINTGPIO(m) __dbg_bit_print(it8368_reg_read(csregt, csregh, \
741 1.13 takemura IT8368_GPIO##m##_REG), 0, IT8368_GPIO_MAX, #m, DBG_BIT_PRINT_COUNT)
742 1.12 uch #define PRINTMFIO(m) __dbg_bit_print(it8368_reg_read(csregt, csregh, \
743 1.13 takemura IT8368_MFIO##m##_REG), 0, IT8368_MFIO_MAX, #m, DBG_BIT_PRINT_COUNT)
744 1.1 uch void
745 1.10 uch it8368_dump(struct it8368e_softc *sc)
746 1.1 uch {
747 1.1 uch bus_space_tag_t csregt = sc->sc_csregt;
748 1.1 uch bus_space_handle_t csregh = sc->sc_csregh;
749 1.1 uch
750 1.1 uch printf("[GPIO]\n");
751 1.1 uch PRINTGPIO(DIR);
752 1.1 uch PRINTGPIO(DATAIN);
753 1.1 uch PRINTGPIO(DATAOUT);
754 1.1 uch PRINTGPIO(POSINTEN);
755 1.1 uch PRINTGPIO(NEGINTEN);
756 1.1 uch PRINTGPIO(POSINTSTAT);
757 1.1 uch PRINTGPIO(NEGINTSTAT);
758 1.1 uch printf("[MFIO]\n");
759 1.1 uch PRINTMFIO(SEL);
760 1.1 uch PRINTMFIO(DIR);
761 1.1 uch PRINTMFIO(DATAIN);
762 1.1 uch PRINTMFIO(DATAOUT);
763 1.1 uch PRINTMFIO(POSINTEN);
764 1.1 uch PRINTMFIO(NEGINTEN);
765 1.1 uch PRINTMFIO(POSINTSTAT);
766 1.1 uch PRINTMFIO(NEGINTSTAT);
767 1.12 uch __dbg_bit_print(it8368_reg_read(csregt, csregh, IT8368_CTRL_REG), 0, 15,
768 1.13 takemura "CTRL", DBG_BIT_PRINT_COUNT);
769 1.12 uch __dbg_bit_print(it8368_reg_read(csregt, csregh, IT8368_GPIODATAIN_REG),
770 1.13 takemura 8, 11, "]CRDDET/SENSE[", DBG_BIT_PRINT_COUNT);
771 1.1 uch }
772 1.7 uch #endif /* IT8368DEBUG */
773