it8368.c revision 1.7 1 1.7 uch /* $NetBSD: it8368.c,v 1.7 2000/03/03 17:09:57 uch Exp $ */
2 1.1 uch
3 1.1 uch /*
4 1.5 uch * Copyright (c) 1999, 2000, by UCHIYAMA Yasushi
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * Redistribution and use in source and binary forms, with or without
8 1.1 uch * modification, are permitted provided that the following conditions
9 1.1 uch * are met:
10 1.1 uch * 1. Redistributions of source code must retain the above copyright
11 1.1 uch * notice, this list of conditions and the following disclaimer.
12 1.1 uch * 2. The name of the developer may NOT be used to endorse or promote products
13 1.1 uch * derived from this software without specific prior written permission.
14 1.1 uch *
15 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 1.1 uch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 1.1 uch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 1.1 uch * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 1.1 uch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 1.1 uch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 1.1 uch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 uch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 1.1 uch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 1.1 uch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 1.1 uch * SUCH DAMAGE.
26 1.1 uch *
27 1.1 uch */
28 1.1 uch #include "opt_tx39_debug.h"
29 1.1 uch
30 1.1 uch #include <sys/param.h>
31 1.1 uch #include <sys/systm.h>
32 1.1 uch #include <sys/device.h>
33 1.1 uch
34 1.1 uch #include <machine/bus.h>
35 1.1 uch
36 1.1 uch #include <dev/pcmcia/pcmciareg.h>
37 1.1 uch #include <dev/pcmcia/pcmciavar.h>
38 1.1 uch #include <dev/pcmcia/pcmciachip.h>
39 1.1 uch
40 1.1 uch #include <hpcmips/tx/tx39var.h>
41 1.1 uch #include <hpcmips/tx/txcsbusvar.h>
42 1.6 uch #include <hpcmips/tx/tx39biureg.h> /* legacy mode requires BIU access */
43 1.6 uch #include <hpcmips/dev/it8368var.h>
44 1.1 uch #include <hpcmips/dev/it8368reg.h>
45 1.1 uch
46 1.1 uch #ifdef IT8368DEBUG
47 1.1 uch #define DPRINTF(arg) printf arg
48 1.1 uch #else
49 1.1 uch #define DPRINTF(arg)
50 1.1 uch #endif
51 1.1 uch
52 1.1 uch int it8368e_match __P((struct device*, struct cfdata*, void*));
53 1.1 uch void it8368e_attach __P((struct device*, struct device*, void*));
54 1.1 uch int it8368_print __P((void*, const char*));
55 1.1 uch int it8368_submatch __P((struct device*, struct cfdata*, void*));
56 1.1 uch
57 1.4 uch #define IT8368_LASTSTATE_PRESENT 0x0002
58 1.4 uch #define IT8368_LASTSTATE_HALF 0x0001
59 1.7 uch #define IT8368_LASTSTATE_EMPTY 0x0000
60 1.4 uch
61 1.1 uch struct it8368e_softc {
62 1.1 uch struct device sc_dev;
63 1.1 uch struct device *sc_pcmcia;
64 1.1 uch tx_chipset_tag_t sc_tc;
65 1.1 uch
66 1.1 uch /* Register space */
67 1.4 uch bus_space_tag_t sc_csregt;
68 1.4 uch bus_space_handle_t sc_csregh;
69 1.1 uch /* I/O, attribute space */
70 1.4 uch bus_space_tag_t sc_csiot;
71 1.4 uch bus_addr_t sc_csiobase;
72 1.4 uch bus_size_t sc_csiosize;
73 1.3 uch /*
74 1.3 uch * XXX theses means attribute memory. not memory space.
75 1.3 uch * memory space is 0x64000000.
76 1.3 uch */
77 1.4 uch bus_space_tag_t sc_csmemt;
78 1.4 uch bus_addr_t sc_csmembase;
79 1.4 uch bus_size_t sc_csmemsize;
80 1.1 uch
81 1.1 uch /* Separate I/O and attribute space mode */
82 1.1 uch int sc_fixattr;
83 1.1 uch
84 1.1 uch /* Card interrupt handler */
85 1.4 uch int (*sc_card_fun) __P((void*));
86 1.4 uch void *sc_card_arg;
87 1.4 uch void *sc_card_ih;
88 1.4 uch int sc_card_irq;
89 1.4 uch
90 1.4 uch /* Card status change */
91 1.4 uch int sc_irq;
92 1.4 uch void *sc_ih;
93 1.4 uch int sc_laststate;
94 1.1 uch };
95 1.1 uch
96 1.4 uch void it8368_init_socket __P((struct it8368e_softc*));
97 1.1 uch void it8368_attach_socket __P((struct it8368e_softc*));
98 1.1 uch int it8368_intr __P((void*));
99 1.3 uch int it8368_chip_mem_alloc __P((pcmcia_chipset_handle_t, bus_size_t,
100 1.3 uch struct pcmcia_mem_handle*));
101 1.3 uch void it8368_chip_mem_free __P((pcmcia_chipset_handle_t,
102 1.3 uch struct pcmcia_mem_handle*));
103 1.3 uch int it8368_chip_mem_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
104 1.3 uch bus_size_t, struct pcmcia_mem_handle*,
105 1.3 uch bus_addr_t*, int*));
106 1.1 uch void it8368_chip_mem_unmap __P((pcmcia_chipset_handle_t, int));
107 1.3 uch int it8368_chip_io_alloc __P((pcmcia_chipset_handle_t, bus_addr_t,
108 1.3 uch bus_size_t, bus_size_t,
109 1.3 uch struct pcmcia_io_handle*));
110 1.3 uch void it8368_chip_io_free __P((pcmcia_chipset_handle_t,
111 1.3 uch struct pcmcia_io_handle*));
112 1.3 uch int it8368_chip_io_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
113 1.3 uch bus_size_t, struct pcmcia_io_handle*,
114 1.3 uch int*));
115 1.1 uch void it8368_chip_io_unmap __P((pcmcia_chipset_handle_t, int));
116 1.1 uch void it8368_chip_socket_enable __P((pcmcia_chipset_handle_t));
117 1.1 uch void it8368_chip_socket_disable __P((pcmcia_chipset_handle_t));
118 1.3 uch void *it8368_chip_intr_establish __P((pcmcia_chipset_handle_t,
119 1.3 uch struct pcmcia_function*, int,
120 1.3 uch int (*) (void*), void*));
121 1.1 uch void it8368_chip_intr_disestablish __P((pcmcia_chipset_handle_t, void*));
122 1.1 uch
123 1.1 uch static struct pcmcia_chip_functions it8368_functions = {
124 1.1 uch it8368_chip_mem_alloc,
125 1.1 uch it8368_chip_mem_free,
126 1.1 uch it8368_chip_mem_map,
127 1.1 uch it8368_chip_mem_unmap,
128 1.1 uch it8368_chip_io_alloc,
129 1.1 uch it8368_chip_io_free,
130 1.1 uch it8368_chip_io_map,
131 1.1 uch it8368_chip_io_unmap,
132 1.1 uch it8368_chip_intr_establish,
133 1.1 uch it8368_chip_intr_disestablish,
134 1.1 uch it8368_chip_socket_enable,
135 1.1 uch it8368_chip_socket_disable
136 1.1 uch };
137 1.1 uch
138 1.1 uch struct cfattach it8368e_ca = {
139 1.1 uch sizeof(struct it8368e_softc), it8368e_match, it8368e_attach
140 1.1 uch };
141 1.1 uch
142 1.1 uch /*
143 1.1 uch * IT8368 configuration register is big-endian.
144 1.1 uch */
145 1.7 uch __inline__ u_int16_t it8368_reg_read __P((bus_space_tag_t,
146 1.3 uch bus_space_handle_t, int));
147 1.7 uch __inline__ void it8368_reg_write __P((bus_space_tag_t,
148 1.3 uch bus_space_handle_t, int,
149 1.3 uch u_int16_t));
150 1.1 uch
151 1.7 uch #ifdef IT8368DEBUG
152 1.7 uch void it8368_dump __P((struct it8368e_softc*));
153 1.4 uch #define PRINTGPIO(m) __bitdisp(it8368_reg_read(csregt, csregh, \
154 1.4 uch IT8368_GPIO##m##_REG), 0, IT8368_GPIO_MAX, #m, 1)
155 1.4 uch #define PRINTMFIO(m) __bitdisp(it8368_reg_read(csregt, csregh, \
156 1.4 uch IT8368_MFIO##m##_REG), 0, IT8368_MFIO_MAX, #m, 1)
157 1.7 uch #endif
158 1.4 uch
159 1.1 uch int
160 1.1 uch it8368e_match(parent, cf, aux)
161 1.1 uch struct device *parent;
162 1.1 uch struct cfdata *cf;
163 1.1 uch void *aux;
164 1.1 uch {
165 1.1 uch return 1;
166 1.1 uch }
167 1.1 uch
168 1.1 uch void
169 1.1 uch it8368e_attach(parent, self, aux)
170 1.1 uch struct device *parent;
171 1.1 uch struct device *self;
172 1.1 uch void *aux;
173 1.1 uch {
174 1.1 uch struct cs_attach_args *ca = aux;
175 1.1 uch struct it8368e_softc *sc = (void*)self;
176 1.1 uch tx_chipset_tag_t tc;
177 1.1 uch bus_space_tag_t csregt;
178 1.1 uch bus_space_handle_t csregh;
179 1.1 uch u_int16_t reg;
180 1.1 uch
181 1.1 uch sc->sc_tc = tc = ca->ca_tc;
182 1.1 uch sc->sc_csregt = csregt = ca->ca_csreg.cstag;
183 1.1 uch
184 1.1 uch bus_space_map(csregt, ca->ca_csreg.csbase, ca->ca_csreg.cssize,
185 1.1 uch 0, &sc->sc_csregh);
186 1.1 uch csregh = sc->sc_csregh;
187 1.1 uch sc->sc_csiot = ca->ca_csio.cstag;
188 1.1 uch sc->sc_csiobase = ca->ca_csio.csbase;
189 1.1 uch sc->sc_csiosize = ca->ca_csio.cssize;
190 1.1 uch
191 1.3 uch #ifdef IT8368DEBUG
192 1.4 uch printf("\n\t[Windows CE setting]\n");
193 1.1 uch it8368_dump(sc); /* print WindowsCE setting */
194 1.3 uch #endif
195 1.1 uch /* LHA[14:13] <= HA[14:13] */
196 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
197 1.1 uch reg &= ~IT8368_CTRL_ADDRSEL;
198 1.1 uch it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
199 1.1 uch
200 1.1 uch /* Set all MFIO direction as LHA[23:13] output pins */
201 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_MFIODIR_REG);
202 1.1 uch reg |= IT8368_MFIODIR_MASK;
203 1.1 uch it8368_reg_write(csregt, csregh, IT8368_MFIODIR_REG, reg);
204 1.1 uch
205 1.1 uch /* Set all MFIO functions as LHA */
206 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_MFIOSEL_REG);
207 1.1 uch reg &= ~IT8368_MFIOSEL_MASK;
208 1.1 uch it8368_reg_write(csregt, csregh, IT8368_MFIOSEL_REG, reg);
209 1.1 uch
210 1.1 uch /* Disable MFIO interrupt */
211 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_MFIOPOSINTEN_REG);
212 1.1 uch reg &= ~IT8368_MFIOPOSINTEN_MASK;
213 1.1 uch it8368_reg_write(csregt, csregh, IT8368_MFIOPOSINTEN_REG, reg);
214 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_MFIONEGINTEN_REG);
215 1.1 uch reg &= ~IT8368_MFIONEGINTEN_MASK;
216 1.1 uch it8368_reg_write(csregt, csregh, IT8368_MFIONEGINTEN_REG, reg);
217 1.1 uch
218 1.1 uch /* Port direction */
219 1.1 uch reg = IT8368_PIN_CRDVCCON1 | IT8368_PIN_CRDVCCON0 |
220 1.1 uch IT8368_PIN_CRDVPPON1 | IT8368_PIN_CRDVPPON0 |
221 1.1 uch IT8368_PIN_BCRDRST;
222 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODIR_REG, reg);
223 1.1 uch
224 1.5 uch printf("\n");
225 1.5 uch
226 1.1 uch /*
227 1.1 uch * Separate I/O and attribute memory region
228 1.1 uch */
229 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
230 1.1 uch reg |= IT8368_CTRL_FIXATTRIO;
231 1.1 uch it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
232 1.1 uch
233 1.6 uch if (IT8368_CTRL_FIXATTRIO &
234 1.6 uch it8368_reg_read(csregt, csregh, IT8368_CTRL_REG)) {
235 1.1 uch sc->sc_fixattr = 1;
236 1.5 uch printf("%s: fix attr mode\n", sc->sc_dev.dv_xname);
237 1.1 uch } else {
238 1.1 uch sc->sc_fixattr = 0;
239 1.6 uch printf("%s: legacy attr mode\n", sc->sc_dev.dv_xname);
240 1.1 uch }
241 1.6 uch sc->sc_csmemt = sc->sc_csiot;
242 1.6 uch sc->sc_csiosize /= 2;
243 1.6 uch sc->sc_csmemsize = sc->sc_csiosize;
244 1.6 uch sc->sc_csmembase = sc->sc_csiosize;
245 1.6 uch
246 1.7 uch #ifdef IT8368DEBUG
247 1.1 uch it8368_dump(sc);
248 1.7 uch #endif
249 1.4 uch /* Enable card and interrupt driving. */
250 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
251 1.4 uch reg |= (IT8368_CTRL_GLOBALEN | IT8368_CTRL_CARDEN);
252 1.4 uch if (sc->sc_fixattr)
253 1.4 uch reg |= IT8368_CTRL_FIXATTRIO;
254 1.4 uch it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
255 1.4 uch
256 1.4 uch sc->sc_irq = ca->ca_irq1;
257 1.1 uch sc->sc_card_irq = ca->ca_irq3;
258 1.1 uch
259 1.1 uch it8368_attach_socket(sc);
260 1.1 uch }
261 1.1 uch
262 1.7 uch __inline__ u_int16_t
263 1.1 uch it8368_reg_read(t, h, ofs)
264 1.1 uch bus_space_tag_t t;
265 1.1 uch bus_space_handle_t h;
266 1.1 uch int ofs;
267 1.1 uch {
268 1.1 uch u_int16_t val;
269 1.1 uch
270 1.1 uch val = bus_space_read_2(t, h, ofs);
271 1.1 uch return 0xffff & (((val >> 8) & 0xff)|((val << 8) & 0xff00));
272 1.1 uch }
273 1.1 uch
274 1.7 uch __inline__ void
275 1.1 uch it8368_reg_write(t, h, ofs, v)
276 1.1 uch bus_space_tag_t t;
277 1.1 uch bus_space_handle_t h;
278 1.1 uch int ofs;
279 1.1 uch u_int16_t v;
280 1.1 uch {
281 1.1 uch u_int16_t val;
282 1.1 uch
283 1.1 uch val = 0xffff & (((v >> 8) & 0xff)|((v << 8) & 0xff00));
284 1.1 uch bus_space_write_2(t, h, ofs, val);
285 1.1 uch }
286 1.1 uch
287 1.1 uch int
288 1.1 uch it8368_intr(arg)
289 1.1 uch void *arg;
290 1.1 uch {
291 1.1 uch struct it8368e_softc *sc = arg;
292 1.4 uch bus_space_tag_t csregt = sc->sc_csregt;
293 1.4 uch bus_space_handle_t csregh = sc->sc_csregh;
294 1.4 uch u_int16_t reg;
295 1.3 uch
296 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTSTAT_REG);
297 1.3 uch
298 1.4 uch if (reg & IT8368_PIN_BCRDRDY) {
299 1.4 uch if (sc->sc_card_fun) {
300 1.4 uch /* clear interrupt */
301 1.4 uch it8368_reg_write(csregt, csregh,
302 1.4 uch IT8368_GPIONEGINTSTAT_REG,
303 1.4 uch IT8368_PIN_BCRDRDY);
304 1.4 uch
305 1.4 uch /* Dispatch card interrupt handler */
306 1.4 uch (*sc->sc_card_fun)(sc->sc_card_arg);
307 1.4 uch }
308 1.4 uch } else if (reg & IT8368_PIN_CRDDET2) {
309 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTSTAT_REG,
310 1.4 uch IT8368_PIN_CRDDET2);
311 1.4 uch printf("[CSC]\n");
312 1.7 uch #ifdef IT8368DEBUG
313 1.4 uch it8368_dump(sc);
314 1.7 uch #endif
315 1.4 uch it8368_chip_socket_disable(sc);
316 1.4 uch } else {
317 1.4 uch printf("unknown it8368 interrupt\n");
318 1.7 uch #ifdef IT8368DEBUG
319 1.4 uch it8368_dump(sc);
320 1.7 uch #endif
321 1.1 uch }
322 1.4 uch
323 1.1 uch return 0;
324 1.1 uch }
325 1.1 uch
326 1.1 uch int
327 1.1 uch it8368_print(arg, pnp)
328 1.1 uch void *arg;
329 1.1 uch const char *pnp;
330 1.1 uch {
331 1.3 uch if (pnp)
332 1.1 uch printf("pcmcia at %s", pnp);
333 1.1 uch
334 1.1 uch return UNCONF;
335 1.1 uch }
336 1.1 uch
337 1.1 uch int
338 1.1 uch it8368_submatch(parent, cf, aux)
339 1.1 uch struct device *parent;
340 1.1 uch struct cfdata *cf;
341 1.1 uch void *aux;
342 1.1 uch {
343 1.1 uch return ((*cf->cf_attach->ca_match)(parent, cf, aux));
344 1.1 uch }
345 1.1 uch
346 1.1 uch void
347 1.1 uch it8368_attach_socket(sc)
348 1.1 uch struct it8368e_softc *sc;
349 1.1 uch {
350 1.1 uch struct pcmciabus_attach_args paa;
351 1.1 uch
352 1.1 uch paa.paa_busname = "pcmcia";
353 1.1 uch paa.pct = (pcmcia_chipset_tag_t)&it8368_functions;
354 1.1 uch paa.pch = (pcmcia_chipset_handle_t)sc;
355 1.1 uch paa.iobase = 0; /* I don't use them */
356 1.1 uch paa.iosize = 0;
357 1.1 uch
358 1.1 uch if ((sc->sc_pcmcia = config_found_sm((void*)sc, &paa, it8368_print,
359 1.1 uch it8368_submatch))) {
360 1.4 uch
361 1.4 uch it8368_init_socket(sc);
362 1.4 uch }
363 1.4 uch }
364 1.4 uch
365 1.4 uch void
366 1.4 uch it8368_init_socket(sc)
367 1.4 uch struct it8368e_softc *sc;
368 1.4 uch {
369 1.4 uch bus_space_tag_t csregt = sc->sc_csregt;
370 1.4 uch bus_space_handle_t csregh = sc->sc_csregh;
371 1.4 uch u_int16_t reg;
372 1.4 uch
373 1.4 uch /*
374 1.4 uch * set up the card to interrupt on card detect
375 1.4 uch */
376 1.4 uch reg = IT8368_PIN_CRDDET2; /* CSC */
377 1.4 uch /* enable negative edge */
378 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
379 1.4 uch /* disable positive edge */
380 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIOPOSINTEN_REG, 0);
381 1.4 uch
382 1.4 uch sc->sc_ih = tx_intr_establish(sc->sc_tc, sc->sc_irq,
383 1.4 uch IST_EDGE, IPL_BIO, it8368_intr, sc);
384 1.4 uch if (sc->sc_ih == NULL) {
385 1.4 uch printf("%s: can't establish interrupt\n",
386 1.4 uch sc->sc_dev.dv_xname);
387 1.4 uch return;
388 1.4 uch }
389 1.4 uch
390 1.4 uch /*
391 1.4 uch * if there's a card there, then attach it.
392 1.4 uch */
393 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAIN_REG);
394 1.4 uch
395 1.4 uch if (reg & (IT8368_PIN_CRDDET2|IT8368_PIN_CRDDET1)) {
396 1.4 uch sc->sc_laststate = IT8368_LASTSTATE_EMPTY;
397 1.4 uch } else {
398 1.4 uch pcmcia_card_attach(sc->sc_pcmcia);
399 1.4 uch sc->sc_laststate = IT8368_LASTSTATE_PRESENT;
400 1.1 uch }
401 1.1 uch }
402 1.1 uch
403 1.1 uch void *
404 1.1 uch it8368_chip_intr_establish(pch, pf, ipl, ih_fun, ih_arg)
405 1.1 uch pcmcia_chipset_handle_t pch;
406 1.1 uch struct pcmcia_function *pf;
407 1.1 uch int ipl;
408 1.1 uch int (*ih_fun) __P((void *));
409 1.1 uch void *ih_arg;
410 1.1 uch {
411 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
412 1.4 uch bus_space_tag_t csregt = sc->sc_csregt;
413 1.4 uch bus_space_handle_t csregh = sc->sc_csregh;
414 1.4 uch u_int16_t reg;
415 1.1 uch
416 1.4 uch if (sc->sc_card_fun)
417 1.3 uch panic("it8368_chip_intr_establish: "
418 1.3 uch "duplicate card interrupt handler.");
419 1.4 uch
420 1.1 uch sc->sc_card_fun = ih_fun;
421 1.1 uch sc->sc_card_arg = ih_arg;
422 1.1 uch
423 1.4 uch sc->sc_card_ih = tx_intr_establish(sc->sc_tc, sc->sc_card_irq,
424 1.4 uch IST_EDGE, IPL_BIO, it8368_intr,
425 1.4 uch sc);
426 1.4 uch
427 1.4 uch /* enable card interrupt */
428 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTEN_REG);
429 1.4 uch reg |= IT8368_PIN_BCRDRDY;
430 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
431 1.4 uch
432 1.1 uch return sc->sc_card_ih;
433 1.1 uch }
434 1.1 uch
435 1.1 uch void
436 1.1 uch it8368_chip_intr_disestablish(pch, ih)
437 1.1 uch pcmcia_chipset_handle_t pch;
438 1.1 uch void *ih;
439 1.1 uch {
440 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
441 1.4 uch bus_space_tag_t csregt = sc->sc_csregt;
442 1.4 uch bus_space_handle_t csregh = sc->sc_csregh;
443 1.4 uch u_int16_t reg;
444 1.1 uch
445 1.4 uch if (!sc->sc_card_fun)
446 1.3 uch panic("it8368_chip_intr_disestablish:"
447 1.3 uch "no handler established.");
448 1.4 uch assert(ih == sc->sc_card_ih);
449 1.4 uch
450 1.1 uch sc->sc_card_fun = 0;
451 1.1 uch sc->sc_card_arg = 0;
452 1.1 uch
453 1.4 uch /* disable card interrupt */
454 1.4 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTEN_REG);
455 1.4 uch reg &= ~IT8368_PIN_BCRDRDY;
456 1.4 uch it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
457 1.4 uch
458 1.1 uch tx_intr_disestablish(sc->sc_tc, ih);
459 1.1 uch }
460 1.1 uch
461 1.1 uch int
462 1.1 uch it8368_chip_mem_alloc(pch, size, pcmhp)
463 1.1 uch pcmcia_chipset_handle_t pch;
464 1.1 uch bus_size_t size;
465 1.1 uch struct pcmcia_mem_handle *pcmhp;
466 1.1 uch {
467 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
468 1.1 uch
469 1.6 uch
470 1.6 uch
471 1.6 uch if (bus_space_alloc(sc->sc_csmemt, sc->sc_csmembase,
472 1.6 uch sc->sc_csmembase + sc->sc_csmemsize, size,
473 1.6 uch size, 0, 0, 0, &pcmhp->memh)) {
474 1.6 uch DPRINTF(("it8368_chip_mem_alloc: failed\n"));
475 1.1 uch return 1;
476 1.1 uch }
477 1.3 uch
478 1.6 uch if (!sc->sc_fixattr) /* XXX IT8368 brain damaged spec */
479 1.6 uch pcmhp->memh -= sc->sc_csmembase;
480 1.6 uch
481 1.6 uch pcmhp->memt = sc->sc_csmemt;
482 1.1 uch pcmhp->addr = pcmhp->memh;
483 1.1 uch pcmhp->size = size;
484 1.1 uch pcmhp->realsize = size;
485 1.3 uch
486 1.6 uch DPRINTF(("it8368_chip_mem_alloc: %#x+%#x\n", pcmhp->memh, size));
487 1.1 uch
488 1.1 uch return 0;
489 1.1 uch }
490 1.1 uch
491 1.1 uch void
492 1.1 uch it8368_chip_mem_free(pch, pcmhp)
493 1.1 uch pcmcia_chipset_handle_t pch;
494 1.1 uch struct pcmcia_mem_handle *pcmhp;
495 1.1 uch {
496 1.6 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
497 1.6 uch
498 1.6 uch if (!sc->sc_fixattr) /* XXX IT8368 brain damaged spec */
499 1.6 uch pcmhp->memh += sc->sc_csmembase;
500 1.6 uch
501 1.1 uch bus_space_unmap(pcmhp->memt, pcmhp->memh, pcmhp->size);
502 1.6 uch
503 1.6 uch DPRINTF(("it8368_chip_mem_free: %#x+%#x\n",
504 1.6 uch pcmhp->memh, pcmhp->size));
505 1.1 uch }
506 1.1 uch
507 1.1 uch int
508 1.1 uch it8368_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
509 1.1 uch pcmcia_chipset_handle_t pch;
510 1.1 uch int kind;
511 1.1 uch bus_addr_t card_addr;
512 1.1 uch bus_size_t size;
513 1.1 uch struct pcmcia_mem_handle *pcmhp;
514 1.1 uch bus_addr_t *offsetp;
515 1.1 uch int *windowp;
516 1.1 uch {
517 1.6 uch /* attribute mode */
518 1.6 uch it8368_mode(pch, IT8368_ATTR_MODE, IT8368_WIDTH_16);
519 1.1 uch
520 1.3 uch *offsetp = card_addr;
521 1.1 uch DPRINTF(("it8368_chip_mem_map %#x+%#x\n", pcmhp->memh, size));
522 1.3 uch
523 1.1 uch return 0;
524 1.1 uch }
525 1.1 uch
526 1.1 uch void
527 1.1 uch it8368_chip_mem_unmap(pch, window)
528 1.1 uch pcmcia_chipset_handle_t pch;
529 1.1 uch int window;
530 1.1 uch {
531 1.6 uch /* return to I/O mode */
532 1.6 uch it8368_mode(pch, IT8368_IO_MODE, IT8368_WIDTH_16);
533 1.1 uch }
534 1.1 uch
535 1.1 uch void
536 1.6 uch it8368_mode(pch, io, width)
537 1.6 uch pcmcia_chipset_handle_t pch;
538 1.1 uch int io;
539 1.1 uch int width;
540 1.1 uch {
541 1.6 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
542 1.1 uch txreg_t reg32;
543 1.1 uch
544 1.6 uch DPRINTF(("it8368_mode: change access space to "));
545 1.6 uch DPRINTF((io ? "I/O(%d)\n" : "attribute(%d)\n", width));
546 1.6 uch
547 1.1 uch reg32 = tx_conf_read(sc->sc_tc, TX39_MEMCONFIG3_REG);
548 1.6 uch
549 1.6 uch if (io) {
550 1.6 uch if (width == 1)
551 1.6 uch reg32 |= TX39_MEMCONFIG3_PORT8SEL;
552 1.6 uch else
553 1.6 uch reg32 &= ~TX39_MEMCONFIG3_PORT8SEL;
554 1.1 uch }
555 1.6 uch
556 1.1 uch if (!sc->sc_fixattr) {
557 1.6 uch if (io)
558 1.1 uch reg32 |= TX39_MEMCONFIG3_CARD1IOEN;
559 1.6 uch else
560 1.1 uch reg32 &= ~TX39_MEMCONFIG3_CARD1IOEN;
561 1.1 uch }
562 1.1 uch tx_conf_write(sc->sc_tc, TX39_MEMCONFIG3_REG, reg32);
563 1.1 uch
564 1.1 uch reg32 = tx_conf_read(sc->sc_tc, TX39_MEMCONFIG3_REG);
565 1.1 uch
566 1.6 uch if (reg32 & TX39_MEMCONFIG3_CARD1IOEN)
567 1.6 uch DPRINTF(("it8368_mode: I/O space(%d) enabled\n",
568 1.6 uch reg32 & TX39_MEMCONFIG3_PORT8SEL ? 8 : 16));
569 1.6 uch else
570 1.6 uch DPRINTF(("it8368_mode: atttribute space enabled\n"));
571 1.1 uch }
572 1.1 uch
573 1.1 uch int
574 1.1 uch it8368_chip_io_alloc(pch, start, size, align, pcihp)
575 1.1 uch pcmcia_chipset_handle_t pch;
576 1.1 uch bus_addr_t start;
577 1.1 uch bus_size_t size;
578 1.1 uch bus_size_t align;
579 1.1 uch struct pcmcia_io_handle *pcihp;
580 1.1 uch {
581 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
582 1.1 uch
583 1.1 uch if (start) {
584 1.3 uch if (bus_space_map(sc->sc_csiot, start, size, 0,
585 1.3 uch &pcihp->ioh)) {
586 1.1 uch return 1;
587 1.1 uch }
588 1.1 uch DPRINTF(("it8368_chip_io_alloc map port %#x+%#x\n",
589 1.1 uch start, size));
590 1.1 uch } else {
591 1.1 uch if (bus_space_alloc(sc->sc_csiot, sc->sc_csiobase,
592 1.3 uch sc->sc_csiobase + sc->sc_csiosize,
593 1.3 uch size, align, 0, 0, &pcihp->addr,
594 1.3 uch &pcihp->ioh)) {
595 1.3 uch
596 1.1 uch return 1;
597 1.1 uch }
598 1.1 uch pcihp->flags = PCMCIA_IO_ALLOCATED;
599 1.1 uch DPRINTF(("it8368_chip_io_alloc alloc %#x from %#x\n",
600 1.1 uch size, pcihp->addr));
601 1.2 uch }
602 1.1 uch
603 1.1 uch pcihp->iot = sc->sc_csiot;
604 1.1 uch pcihp->size = size;
605 1.1 uch
606 1.1 uch return 0;
607 1.1 uch }
608 1.1 uch
609 1.1 uch int
610 1.1 uch it8368_chip_io_map(pch, width, offset, size, pcihp, windowp)
611 1.1 uch pcmcia_chipset_handle_t pch;
612 1.1 uch int width;
613 1.1 uch bus_addr_t offset;
614 1.1 uch bus_size_t size;
615 1.1 uch struct pcmcia_io_handle *pcihp;
616 1.1 uch int *windowp;
617 1.1 uch {
618 1.6 uch /* I/O mode */
619 1.6 uch it8368_mode(pch, IT8368_IO_MODE, IT8368_WIDTH_16);
620 1.1 uch
621 1.3 uch DPRINTF(("it8368_chip_io_map %#x:%#x+%#x\n", pcihp->ioh, offset,
622 1.3 uch size));
623 1.1 uch
624 1.1 uch return 0;
625 1.1 uch }
626 1.1 uch
627 1.1 uch void
628 1.1 uch it8368_chip_io_free(pch, pcihp)
629 1.1 uch pcmcia_chipset_handle_t pch;
630 1.1 uch struct pcmcia_io_handle *pcihp;
631 1.1 uch {
632 1.6 uch if (pcihp->flags & PCMCIA_IO_ALLOCATED)
633 1.1 uch bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
634 1.6 uch else
635 1.1 uch bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
636 1.6 uch
637 1.1 uch DPRINTF(("it8368_chip_io_free %#x+%#x\n", pcihp->ioh, pcihp->size));
638 1.1 uch }
639 1.1 uch
640 1.1 uch void
641 1.1 uch it8368_chip_io_unmap(pch, window)
642 1.1 uch pcmcia_chipset_handle_t pch;
643 1.1 uch int window;
644 1.1 uch {
645 1.1 uch }
646 1.1 uch
647 1.1 uch void
648 1.1 uch it8368_chip_socket_enable(pch)
649 1.1 uch pcmcia_chipset_handle_t pch;
650 1.1 uch {
651 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*)pch;
652 1.1 uch bus_space_tag_t csregt = sc->sc_csregt;
653 1.1 uch bus_space_handle_t csregh = sc->sc_csregh;
654 1.1 uch volatile u_int16_t reg;
655 1.3 uch
656 1.1 uch /* Power off */
657 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
658 1.1 uch reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
659 1.1 uch reg |= (IT8368_PIN_CRDVCC_0V | IT8368_PIN_CRDVPP_0V);
660 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
661 1.1 uch delay(20000);
662 1.1 uch
663 1.1 uch /*
664 1.1 uch * wait 300ms until power fails (Tpf). Then, wait 100ms since
665 1.1 uch * we are changing Vcc (Toff).
666 1.1 uch */
667 1.1 uch delay((300 + 100) * 1000);
668 1.1 uch
669 1.1 uch /* Supply Vcc */
670 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
671 1.1 uch reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
672 1.1 uch reg |= IT8368_PIN_CRDVCC_5V; /* XXX */
673 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
674 1.1 uch
675 1.1 uch /*
676 1.1 uch * wait 100ms until power raise (Tpr) and 20ms to become
677 1.1 uch * stable (Tsu(Vcc)).
678 1.1 uch *
679 1.1 uch * some machines require some more time to be settled
680 1.1 uch * (300ms is added here).
681 1.1 uch */
682 1.1 uch delay((100 + 20 + 300) * 1000);
683 1.1 uch
684 1.1 uch /* Assert reset signal */
685 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
686 1.1 uch reg |= IT8368_PIN_BCRDRST;
687 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
688 1.4 uch
689 1.1 uch /*
690 1.1 uch * hold RESET at least 10us.
691 1.1 uch */
692 1.1 uch delay(10);
693 1.4 uch
694 1.1 uch /* Dessert reset signal */
695 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
696 1.1 uch reg &= ~IT8368_PIN_BCRDRST;
697 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
698 1.1 uch delay(20000);
699 1.1 uch
700 1.6 uch DPRINTF(("it8368_chip_socket_enable: socket enabled\n"));
701 1.1 uch }
702 1.1 uch
703 1.1 uch void
704 1.1 uch it8368_chip_socket_disable(pch)
705 1.1 uch pcmcia_chipset_handle_t pch;
706 1.1 uch {
707 1.1 uch struct it8368e_softc *sc = (struct it8368e_softc*) pch;
708 1.1 uch bus_space_tag_t csregt = sc->sc_csregt;
709 1.1 uch bus_space_handle_t csregh = sc->sc_csregh;
710 1.1 uch u_int16_t reg;
711 1.1 uch
712 1.1 uch /* Power down */
713 1.1 uch reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
714 1.1 uch reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
715 1.1 uch reg |= (IT8368_PIN_CRDVCC_0V | IT8368_PIN_CRDVPP_0V);
716 1.1 uch it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
717 1.1 uch delay(20000);
718 1.1 uch
719 1.1 uch /*
720 1.1 uch * wait 300ms until power fails (Tpf).
721 1.1 uch */
722 1.1 uch delay(300 * 1000);
723 1.4 uch
724 1.6 uch DPRINTF(("it8368_chip_socket_disable: socket disabled\n"));
725 1.1 uch }
726 1.1 uch
727 1.7 uch #ifdef IT8368DEBUG
728 1.1 uch void
729 1.1 uch it8368_dump(sc)
730 1.1 uch struct it8368e_softc *sc;
731 1.1 uch {
732 1.1 uch bus_space_tag_t csregt = sc->sc_csregt;
733 1.1 uch bus_space_handle_t csregh = sc->sc_csregh;
734 1.1 uch
735 1.1 uch printf("[GPIO]\n");
736 1.1 uch PRINTGPIO(DIR);
737 1.1 uch PRINTGPIO(DATAIN);
738 1.1 uch PRINTGPIO(DATAOUT);
739 1.1 uch PRINTGPIO(POSINTEN);
740 1.1 uch PRINTGPIO(NEGINTEN);
741 1.1 uch PRINTGPIO(POSINTSTAT);
742 1.1 uch PRINTGPIO(NEGINTSTAT);
743 1.1 uch printf("[MFIO]\n");
744 1.1 uch PRINTMFIO(SEL);
745 1.1 uch PRINTMFIO(DIR);
746 1.1 uch PRINTMFIO(DATAIN);
747 1.1 uch PRINTMFIO(DATAOUT);
748 1.1 uch PRINTMFIO(POSINTEN);
749 1.1 uch PRINTMFIO(NEGINTEN);
750 1.1 uch PRINTMFIO(POSINTSTAT);
751 1.1 uch PRINTMFIO(NEGINTSTAT);
752 1.3 uch __bitdisp(it8368_reg_read(csregt, csregh, IT8368_CTRL_REG), 0, 15,
753 1.3 uch "CTRL", 1);
754 1.3 uch __bitdisp(it8368_reg_read(csregt, csregh, IT8368_GPIODATAIN_REG),
755 1.3 uch 8, 11, "]CRDDET/SENSE[", 1);
756 1.1 uch }
757 1.7 uch #endif /* IT8368DEBUG */
758