Home | History | Annotate | Line # | Download | only in dev
it8368.c revision 1.8.8.1
      1  1.8.8.1  nathanw /*	$NetBSD: it8368.c,v 1.8.8.1 2001/06/21 19:23:39 nathanw Exp $ */
      2      1.1      uch 
      3      1.1      uch /*
      4      1.5      uch  * Copyright (c) 1999, 2000, by UCHIYAMA Yasushi
      5      1.1      uch  * All rights reserved.
      6      1.1      uch  *
      7      1.1      uch  * Redistribution and use in source and binary forms, with or without
      8      1.1      uch  * modification, are permitted provided that the following conditions
      9      1.1      uch  * are met:
     10      1.1      uch  * 1. Redistributions of source code must retain the above copyright
     11      1.1      uch  *    notice, this list of conditions and the following disclaimer.
     12      1.1      uch  * 2. The name of the developer may NOT be used to endorse or promote products
     13      1.1      uch  *    derived from this software without specific prior written permission.
     14      1.1      uch  *
     15      1.1      uch  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     16      1.1      uch  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     17      1.1      uch  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     18      1.1      uch  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     19      1.1      uch  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     20      1.1      uch  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     21      1.1      uch  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22      1.1      uch  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     23      1.1      uch  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     24      1.1      uch  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     25      1.1      uch  * SUCH DAMAGE.
     26      1.1      uch  *
     27      1.1      uch  */
     28      1.8      uch #undef WINCE_DEFAULT_SETTING /* for debug */
     29      1.8      uch #undef IT8368DEBUG
     30      1.1      uch #include "opt_tx39_debug.h"
     31      1.1      uch 
     32      1.1      uch #include <sys/param.h>
     33      1.1      uch #include <sys/systm.h>
     34      1.1      uch #include <sys/device.h>
     35      1.1      uch 
     36      1.1      uch #include <machine/bus.h>
     37      1.1      uch 
     38      1.1      uch #include <dev/pcmcia/pcmciareg.h>
     39      1.1      uch #include <dev/pcmcia/pcmciavar.h>
     40      1.1      uch #include <dev/pcmcia/pcmciachip.h>
     41      1.1      uch 
     42      1.1      uch #include <hpcmips/tx/tx39var.h>
     43      1.1      uch #include <hpcmips/tx/txcsbusvar.h>
     44      1.6      uch #include <hpcmips/tx/tx39biureg.h> /* legacy mode requires BIU access */
     45      1.6      uch #include <hpcmips/dev/it8368var.h>
     46      1.1      uch #include <hpcmips/dev/it8368reg.h>
     47      1.1      uch 
     48      1.1      uch #ifdef IT8368DEBUG
     49      1.8      uch int	it8368debug = 1;
     50      1.8      uch #define	DPRINTF(arg) if (it8368debug) printf arg;
     51      1.8      uch #define	DPRINTFN(n, arg) if (it8368debug > (n)) printf arg;
     52      1.1      uch #else
     53      1.1      uch #define	DPRINTF(arg)
     54      1.8      uch #define DPRINTFN(n, arg)
     55      1.1      uch #endif
     56      1.1      uch 
     57      1.1      uch int	it8368e_match __P((struct device*, struct cfdata*, void*));
     58      1.1      uch void	it8368e_attach __P((struct device*, struct device*, void*));
     59      1.1      uch int	it8368_print __P((void*, const char*));
     60      1.1      uch int	it8368_submatch __P((struct device*, struct cfdata*, void*));
     61      1.1      uch 
     62      1.4      uch #define IT8368_LASTSTATE_PRESENT	0x0002
     63      1.4      uch #define IT8368_LASTSTATE_HALF		0x0001
     64      1.7      uch #define IT8368_LASTSTATE_EMPTY		0x0000
     65      1.4      uch 
     66      1.1      uch struct it8368e_softc {
     67      1.1      uch 	struct device	sc_dev;
     68      1.1      uch 	struct device	*sc_pcmcia;
     69      1.1      uch 	tx_chipset_tag_t sc_tc;
     70      1.1      uch 
     71      1.1      uch 	/* Register space */
     72      1.4      uch 	bus_space_tag_t		sc_csregt;
     73      1.4      uch 	bus_space_handle_t	sc_csregh;
     74      1.1      uch 	/* I/O, attribute space */
     75      1.4      uch 	bus_space_tag_t		sc_csiot;
     76      1.4      uch 	bus_addr_t		sc_csiobase;
     77      1.4      uch 	bus_size_t		sc_csiosize;
     78      1.3      uch 	/*
     79      1.3      uch 	 *  XXX theses means attribute memory. not memory space.
     80      1.3      uch 	 *	memory space is 0x64000000.
     81      1.3      uch 	 */
     82      1.4      uch 	bus_space_tag_t		sc_csmemt;
     83      1.4      uch 	bus_addr_t		sc_csmembase;
     84      1.4      uch 	bus_size_t		sc_csmemsize;
     85      1.1      uch 
     86      1.1      uch 	/* Separate I/O and attribute space mode */
     87      1.1      uch 	int sc_fixattr;
     88      1.1      uch 
     89      1.1      uch 	/* Card interrupt handler */
     90      1.4      uch 	int	(*sc_card_fun) __P((void*));
     91      1.4      uch 	void	*sc_card_arg;
     92      1.4      uch 	void	*sc_card_ih;
     93      1.4      uch 	int	sc_card_irq;
     94      1.4      uch 
     95      1.4      uch 	/* Card status change */
     96      1.4      uch 	int	sc_irq;
     97      1.4      uch 	void	*sc_ih;
     98      1.4      uch 	int	sc_laststate;
     99      1.1      uch };
    100      1.1      uch 
    101      1.4      uch void	it8368_init_socket __P((struct it8368e_softc*));
    102      1.1      uch void	it8368_attach_socket __P((struct it8368e_softc*));
    103      1.1      uch int	it8368_intr __P((void*));
    104      1.3      uch int	it8368_chip_mem_alloc __P((pcmcia_chipset_handle_t, bus_size_t,
    105      1.3      uch 				   struct pcmcia_mem_handle*));
    106      1.3      uch void	it8368_chip_mem_free __P((pcmcia_chipset_handle_t,
    107      1.3      uch 				  struct pcmcia_mem_handle*));
    108      1.3      uch int	it8368_chip_mem_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
    109      1.3      uch 				 bus_size_t, struct pcmcia_mem_handle*,
    110      1.3      uch 				 bus_addr_t*, int*));
    111      1.1      uch void	it8368_chip_mem_unmap __P((pcmcia_chipset_handle_t, int));
    112      1.3      uch int	it8368_chip_io_alloc __P((pcmcia_chipset_handle_t, bus_addr_t,
    113      1.3      uch 				  bus_size_t, bus_size_t,
    114      1.3      uch 				  struct pcmcia_io_handle*));
    115      1.3      uch void	it8368_chip_io_free __P((pcmcia_chipset_handle_t,
    116      1.3      uch 				 struct pcmcia_io_handle*));
    117      1.3      uch int	it8368_chip_io_map __P((pcmcia_chipset_handle_t, int, bus_addr_t,
    118      1.3      uch 				bus_size_t, struct pcmcia_io_handle*,
    119      1.3      uch 				int*));
    120      1.1      uch void	it8368_chip_io_unmap __P((pcmcia_chipset_handle_t, int));
    121      1.1      uch void	it8368_chip_socket_enable __P((pcmcia_chipset_handle_t));
    122      1.1      uch void	it8368_chip_socket_disable __P((pcmcia_chipset_handle_t));
    123      1.3      uch void	*it8368_chip_intr_establish __P((pcmcia_chipset_handle_t,
    124      1.3      uch 					 struct pcmcia_function*, int,
    125      1.3      uch 					 int (*) (void*), void*));
    126      1.1      uch void	it8368_chip_intr_disestablish __P((pcmcia_chipset_handle_t, void*));
    127      1.1      uch 
    128      1.8      uch #ifdef IT8368DEBUG
    129      1.8      uch void	it8368_dump __P((struct it8368e_softc*));
    130      1.8      uch #endif
    131      1.8      uch 
    132      1.1      uch static struct pcmcia_chip_functions it8368_functions = {
    133      1.1      uch 	it8368_chip_mem_alloc,
    134      1.1      uch 	it8368_chip_mem_free,
    135      1.1      uch 	it8368_chip_mem_map,
    136      1.1      uch 	it8368_chip_mem_unmap,
    137      1.1      uch 	it8368_chip_io_alloc,
    138      1.1      uch 	it8368_chip_io_free,
    139      1.1      uch 	it8368_chip_io_map,
    140      1.1      uch 	it8368_chip_io_unmap,
    141      1.1      uch 	it8368_chip_intr_establish,
    142      1.1      uch 	it8368_chip_intr_disestablish,
    143      1.1      uch 	it8368_chip_socket_enable,
    144      1.1      uch 	it8368_chip_socket_disable
    145      1.1      uch };
    146      1.1      uch 
    147      1.1      uch struct cfattach it8368e_ca = {
    148      1.1      uch 	sizeof(struct it8368e_softc), it8368e_match, it8368e_attach
    149      1.1      uch };
    150      1.1      uch 
    151      1.1      uch /*
    152      1.1      uch  *	IT8368 configuration register is big-endian.
    153      1.1      uch  */
    154      1.7      uch __inline__ u_int16_t	it8368_reg_read __P((bus_space_tag_t,
    155      1.3      uch 					     bus_space_handle_t, int));
    156      1.7      uch __inline__ void		it8368_reg_write __P((bus_space_tag_t,
    157      1.3      uch 					      bus_space_handle_t, int,
    158      1.3      uch 					      u_int16_t));
    159      1.1      uch 
    160      1.8      uch #ifdef IT8368E_DESTRUCTIVE_CHECK
    161      1.8      uch int	it8368e_id_check __P((void *));
    162      1.8      uch 
    163      1.8      uch /*
    164      1.8      uch  *	IT8368E don't have identification method. this is destructive check.
    165      1.8      uch  */
    166      1.8      uch int
    167      1.8      uch it8368e_id_check(aux)
    168      1.8      uch 	void *aux;
    169      1.8      uch {
    170      1.8      uch 	struct cs_attach_args *ca = aux;
    171      1.8      uch 	tx_chipset_tag_t tc;
    172      1.8      uch 	bus_space_tag_t csregt;
    173      1.8      uch 	bus_space_handle_t csregh;
    174      1.8      uch 	u_int16_t oreg, reg;
    175      1.8      uch 	int match = 0;
    176      1.8      uch 
    177      1.8      uch 	tc = ca->ca_tc;
    178      1.8      uch 	csregt = ca->ca_csreg.cstag;
    179      1.8      uch 
    180      1.8      uch 	bus_space_map(csregt, ca->ca_csreg.csbase, ca->ca_csreg.cssize,
    181      1.8      uch 		      0, &csregh);
    182      1.8      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    183      1.8      uch 	oreg = reg;
    184      1.8      uch 	bitdisp(reg);
    185      1.8      uch 
    186      1.8      uch 	reg &= ~IT8368_CTRL_BYTESWAP;
    187      1.8      uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    188      1.8      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    189      1.8      uch 	if (reg & IT8368_CTRL_BYTESWAP)
    190      1.8      uch 		goto nomatch;
    191      1.8      uch 
    192      1.8      uch 	reg |= IT8368_CTRL_BYTESWAP;
    193      1.8      uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    194      1.8      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    195      1.8      uch 	if (!(reg & IT8368_CTRL_BYTESWAP))
    196      1.8      uch 		goto nomatch;
    197      1.8      uch 
    198      1.8      uch 	match = 1;
    199      1.8      uch  nomatch:
    200      1.8      uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, oreg);
    201      1.8      uch 	bus_space_unmap(csregt, csregh, ca->ca_csreg.cssize);
    202      1.8      uch 
    203      1.8      uch 	return (match);
    204      1.8      uch }
    205      1.8      uch #endif /* IT8368E_DESTRUCTIVE_CHECK */
    206      1.4      uch 
    207      1.1      uch int
    208      1.1      uch it8368e_match(parent, cf, aux)
    209      1.1      uch 	struct device *parent;
    210      1.1      uch 	struct cfdata *cf;
    211      1.1      uch 	void *aux;
    212      1.1      uch {
    213      1.8      uch #ifdef IT8368E_DESTRUCTIVE_CHECK
    214      1.8      uch 	return (it8368e_id_check(aux));
    215      1.8      uch #else
    216      1.8      uch 	return (1);
    217      1.8      uch #endif
    218      1.1      uch }
    219      1.1      uch 
    220      1.1      uch void
    221      1.1      uch it8368e_attach(parent, self, aux)
    222      1.1      uch 	struct device *parent;
    223      1.1      uch 	struct device *self;
    224      1.1      uch 	void *aux;
    225      1.1      uch {
    226      1.1      uch 	struct cs_attach_args *ca = aux;
    227      1.1      uch 	struct it8368e_softc *sc = (void*)self;
    228      1.1      uch 	tx_chipset_tag_t tc;
    229      1.1      uch 	bus_space_tag_t csregt;
    230      1.1      uch 	bus_space_handle_t csregh;
    231      1.1      uch 	u_int16_t reg;
    232      1.1      uch 
    233      1.1      uch 	sc->sc_tc = tc = ca->ca_tc;
    234      1.1      uch 	sc->sc_csregt = csregt = ca->ca_csreg.cstag;
    235      1.1      uch 
    236      1.1      uch 	bus_space_map(csregt, ca->ca_csreg.csbase, ca->ca_csreg.cssize,
    237      1.1      uch 		      0, &sc->sc_csregh);
    238      1.1      uch 	csregh = sc->sc_csregh;
    239      1.1      uch 	sc->sc_csiot = ca->ca_csio.cstag;
    240      1.1      uch 	sc->sc_csiobase = ca->ca_csio.csbase;
    241      1.1      uch 	sc->sc_csiosize = ca->ca_csio.cssize;
    242      1.1      uch 
    243      1.3      uch #ifdef IT8368DEBUG
    244      1.4      uch 	printf("\n\t[Windows CE setting]\n");
    245      1.1      uch 	it8368_dump(sc); /* print WindowsCE setting */
    246      1.3      uch #endif
    247      1.1      uch 	/* LHA[14:13] <= HA[14:13]	*/
    248      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    249      1.1      uch 	reg &= ~IT8368_CTRL_ADDRSEL;
    250      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    251      1.1      uch 
    252      1.1      uch 	/* Set all MFIO direction as LHA[23:13] output pins */
    253      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_MFIODIR_REG);
    254      1.1      uch 	reg |= IT8368_MFIODIR_MASK;
    255      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_MFIODIR_REG, reg);
    256      1.1      uch 
    257      1.1      uch 	/* Set all MFIO functions as LHA */
    258      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_MFIOSEL_REG);
    259      1.1      uch 	reg &= ~IT8368_MFIOSEL_MASK;
    260      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_MFIOSEL_REG, reg);
    261      1.1      uch 
    262      1.1      uch 	/* Disable MFIO interrupt */
    263      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_MFIOPOSINTEN_REG);
    264      1.1      uch 	reg &= ~IT8368_MFIOPOSINTEN_MASK;
    265      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_MFIOPOSINTEN_REG, reg);
    266      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_MFIONEGINTEN_REG);
    267      1.1      uch 	reg &= ~IT8368_MFIONEGINTEN_MASK;
    268      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_MFIONEGINTEN_REG, reg);
    269      1.1      uch 
    270      1.1      uch 	/* Port direction */
    271      1.1      uch 	reg = IT8368_PIN_CRDVCCON1 | IT8368_PIN_CRDVCCON0 |
    272      1.1      uch 		IT8368_PIN_CRDVPPON1 | IT8368_PIN_CRDVPPON0 |
    273      1.1      uch 		IT8368_PIN_BCRDRST;
    274      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODIR_REG, reg);
    275      1.5      uch 	printf("\n");
    276      1.5      uch 
    277      1.1      uch 	/*
    278      1.1      uch 	 *	Separate I/O and attribute memory region
    279      1.1      uch 	 */
    280      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    281      1.8      uch 
    282      1.1      uch 	reg |= IT8368_CTRL_FIXATTRIO;
    283      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    284      1.8      uch 
    285      1.6      uch 	if (IT8368_CTRL_FIXATTRIO &
    286      1.6      uch 	    it8368_reg_read(csregt, csregh, IT8368_CTRL_REG)) {
    287      1.1      uch 		sc->sc_fixattr = 1;
    288      1.5      uch 		printf("%s: fix attr mode\n", sc->sc_dev.dv_xname);
    289      1.1      uch 	} else {
    290      1.1      uch 		sc->sc_fixattr = 0;
    291      1.6      uch 		printf("%s: legacy attr mode\n", sc->sc_dev.dv_xname);
    292      1.1      uch 	}
    293      1.8      uch 
    294      1.6      uch 	sc->sc_csmemt = sc->sc_csiot;
    295      1.6      uch 	sc->sc_csiosize /= 2;
    296      1.6      uch 	sc->sc_csmemsize = sc->sc_csiosize;
    297      1.6      uch 	sc->sc_csmembase = sc->sc_csiosize;
    298      1.6      uch 
    299      1.7      uch #ifdef IT8368DEBUG
    300      1.1      uch 	it8368_dump(sc);
    301      1.7      uch #endif
    302      1.4      uch 	/* Enable card and interrupt driving. */
    303      1.4      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    304      1.4      uch 	reg |= (IT8368_CTRL_GLOBALEN | IT8368_CTRL_CARDEN);
    305      1.4      uch 	if (sc->sc_fixattr)
    306      1.4      uch 		reg |= IT8368_CTRL_FIXATTRIO;
    307      1.4      uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    308      1.4      uch 
    309      1.4      uch 	sc->sc_irq = ca->ca_irq1;
    310      1.1      uch 	sc->sc_card_irq = ca->ca_irq3;
    311      1.1      uch 
    312      1.1      uch 	it8368_attach_socket(sc);
    313      1.1      uch }
    314      1.1      uch 
    315      1.7      uch __inline__ u_int16_t
    316      1.1      uch it8368_reg_read(t, h, ofs)
    317      1.1      uch 	bus_space_tag_t t;
    318      1.1      uch 	bus_space_handle_t h;
    319      1.1      uch 	int ofs;
    320      1.1      uch {
    321      1.1      uch 	u_int16_t val;
    322      1.1      uch 
    323      1.1      uch 	val = bus_space_read_2(t, h, ofs);
    324      1.1      uch 	return 0xffff & (((val >> 8) & 0xff)|((val << 8) & 0xff00));
    325      1.1      uch }
    326      1.1      uch 
    327      1.7      uch __inline__ void
    328      1.1      uch it8368_reg_write(t, h, ofs, v)
    329      1.1      uch 	bus_space_tag_t t;
    330      1.1      uch 	bus_space_handle_t h;
    331      1.1      uch 	int ofs;
    332      1.1      uch 	u_int16_t v;
    333      1.1      uch {
    334      1.1      uch 	u_int16_t val;
    335      1.1      uch 
    336      1.1      uch 	val = 0xffff & (((v >> 8) & 0xff)|((v << 8) & 0xff00));
    337      1.1      uch 	bus_space_write_2(t, h, ofs, val);
    338      1.1      uch }
    339      1.1      uch 
    340      1.1      uch int
    341      1.1      uch it8368_intr(arg)
    342      1.1      uch  	void *arg;
    343      1.1      uch {
    344      1.1      uch 	struct it8368e_softc *sc = arg;
    345      1.4      uch 	bus_space_tag_t csregt = sc->sc_csregt;
    346      1.4      uch 	bus_space_handle_t csregh = sc->sc_csregh;
    347      1.4      uch 	u_int16_t reg;
    348      1.3      uch 
    349      1.4      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTSTAT_REG);
    350      1.3      uch 
    351      1.4      uch 	if (reg & IT8368_PIN_BCRDRDY) {
    352      1.4      uch 		if (sc->sc_card_fun) {
    353      1.4      uch 			/* clear interrupt */
    354      1.4      uch 			it8368_reg_write(csregt, csregh,
    355      1.4      uch 					 IT8368_GPIONEGINTSTAT_REG,
    356      1.4      uch 					 IT8368_PIN_BCRDRDY);
    357      1.4      uch 
    358      1.4      uch 			/* Dispatch card interrupt handler */
    359      1.4      uch 			(*sc->sc_card_fun)(sc->sc_card_arg);
    360      1.4      uch 		}
    361      1.4      uch 	} else if (reg & IT8368_PIN_CRDDET2) {
    362      1.4      uch 		it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTSTAT_REG,
    363      1.4      uch 				 IT8368_PIN_CRDDET2);
    364      1.4      uch 		printf("[CSC]\n");
    365      1.7      uch #ifdef IT8368DEBUG
    366      1.4      uch 		it8368_dump(sc);
    367      1.7      uch #endif
    368      1.4      uch 		it8368_chip_socket_disable(sc);
    369      1.4      uch 	} else {
    370      1.7      uch #ifdef IT8368DEBUG
    371      1.8      uch 		u_int16_t reg2;
    372      1.8      uch 		reg2 = reg & ~(IT8368_PIN_BCRDRDY|IT8368_PIN_CRDDET2);
    373      1.8      uch 		printf("unknown it8368 interrupt: ");
    374      1.8      uch 		bitdisp(reg2);
    375      1.8      uch 		it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTSTAT_REG,
    376      1.8      uch 				 reg);
    377      1.7      uch #endif
    378      1.1      uch 	}
    379      1.4      uch 
    380      1.1      uch 	return 0;
    381      1.1      uch }
    382      1.1      uch 
    383      1.1      uch int
    384      1.1      uch it8368_print(arg, pnp)
    385      1.1      uch 	void *arg;
    386      1.1      uch 	const char *pnp;
    387      1.1      uch {
    388      1.3      uch 	if (pnp)
    389      1.1      uch 		printf("pcmcia at %s", pnp);
    390      1.1      uch 
    391      1.1      uch 	return UNCONF;
    392      1.1      uch }
    393      1.1      uch 
    394      1.1      uch int
    395      1.1      uch it8368_submatch(parent, cf, aux)
    396      1.1      uch 	struct device *parent;
    397      1.1      uch 	struct cfdata *cf;
    398      1.1      uch 	void *aux;
    399      1.1      uch {
    400      1.1      uch 	return ((*cf->cf_attach->ca_match)(parent, cf, aux));
    401      1.1      uch }
    402      1.1      uch 
    403      1.1      uch void
    404      1.1      uch it8368_attach_socket(sc)
    405      1.1      uch 	struct it8368e_softc *sc;
    406      1.1      uch {
    407      1.1      uch 	struct pcmciabus_attach_args paa;
    408      1.1      uch 
    409      1.1      uch 	paa.paa_busname = "pcmcia";
    410      1.1      uch 	paa.pct = (pcmcia_chipset_tag_t)&it8368_functions;
    411      1.1      uch 	paa.pch = (pcmcia_chipset_handle_t)sc;
    412  1.8.8.1  nathanw 	paa.iobase = 0;
    413  1.8.8.1  nathanw 	paa.iosize = sc->sc_csiosize;
    414      1.1      uch 
    415      1.1      uch 	if ((sc->sc_pcmcia = config_found_sm((void*)sc, &paa, it8368_print,
    416      1.1      uch  					     it8368_submatch))) {
    417      1.4      uch 
    418      1.4      uch 		it8368_init_socket(sc);
    419      1.4      uch 	}
    420      1.4      uch }
    421      1.4      uch 
    422      1.4      uch void
    423      1.4      uch it8368_init_socket(sc)
    424      1.4      uch 	struct it8368e_softc *sc;
    425      1.4      uch {
    426      1.4      uch 	bus_space_tag_t csregt = sc->sc_csregt;
    427      1.4      uch 	bus_space_handle_t csregh = sc->sc_csregh;
    428      1.4      uch 	u_int16_t reg;
    429      1.4      uch 
    430      1.4      uch 	/*
    431      1.4      uch 	 *  set up the card to interrupt on card detect
    432      1.4      uch 	 */
    433      1.4      uch 	reg = IT8368_PIN_CRDDET2; /* CSC */
    434      1.4      uch 	/* enable negative edge */
    435      1.4      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
    436      1.4      uch 	/* disable positive edge */
    437      1.4      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIOPOSINTEN_REG, 0);
    438      1.4      uch 
    439      1.4      uch 	sc->sc_ih = tx_intr_establish(sc->sc_tc, sc->sc_irq,
    440      1.4      uch 				      IST_EDGE, IPL_BIO, it8368_intr, sc);
    441      1.4      uch 	if (sc->sc_ih == NULL) {
    442      1.4      uch 		printf("%s: can't establish interrupt\n",
    443      1.4      uch 		       sc->sc_dev.dv_xname);
    444      1.4      uch 		return;
    445      1.4      uch 	}
    446      1.4      uch 
    447      1.4      uch 	/*
    448      1.4      uch 	 *  if there's a card there, then attach it.
    449      1.4      uch 	 */
    450      1.4      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAIN_REG);
    451      1.4      uch 
    452      1.4      uch 	if (reg & (IT8368_PIN_CRDDET2|IT8368_PIN_CRDDET1)) {
    453      1.4      uch 		sc->sc_laststate = IT8368_LASTSTATE_EMPTY;
    454      1.4      uch 	} else {
    455      1.4      uch 		pcmcia_card_attach(sc->sc_pcmcia);
    456      1.4      uch 		sc->sc_laststate = IT8368_LASTSTATE_PRESENT;
    457      1.1      uch 	}
    458      1.1      uch }
    459      1.1      uch 
    460      1.1      uch void *
    461      1.1      uch it8368_chip_intr_establish(pch, pf, ipl, ih_fun, ih_arg)
    462      1.1      uch 	pcmcia_chipset_handle_t pch;
    463      1.1      uch 	struct pcmcia_function *pf;
    464      1.1      uch 	int ipl;
    465      1.1      uch 	int (*ih_fun) __P((void *));
    466      1.1      uch 	void *ih_arg;
    467      1.1      uch {
    468      1.1      uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    469      1.4      uch 	bus_space_tag_t csregt = sc->sc_csregt;
    470      1.4      uch 	bus_space_handle_t csregh = sc->sc_csregh;
    471      1.4      uch 	u_int16_t reg;
    472      1.1      uch 
    473      1.4      uch 	if (sc->sc_card_fun)
    474      1.3      uch 		panic("it8368_chip_intr_establish: "
    475      1.3      uch 		      "duplicate card interrupt handler.");
    476      1.4      uch 
    477      1.1      uch 	sc->sc_card_fun = ih_fun;
    478      1.1      uch 	sc->sc_card_arg = ih_arg;
    479      1.1      uch 
    480      1.4      uch 	sc->sc_card_ih = tx_intr_establish(sc->sc_tc, sc->sc_card_irq,
    481      1.4      uch 					   IST_EDGE, IPL_BIO, it8368_intr,
    482      1.4      uch 					   sc);
    483      1.4      uch 
    484      1.4      uch 	/* enable card interrupt */
    485      1.4      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTEN_REG);
    486      1.4      uch 	reg |= IT8368_PIN_BCRDRDY;
    487      1.4      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
    488      1.4      uch 
    489      1.1      uch 	return sc->sc_card_ih;
    490      1.1      uch }
    491      1.1      uch 
    492      1.1      uch void
    493      1.1      uch it8368_chip_intr_disestablish(pch, ih)
    494      1.1      uch 	pcmcia_chipset_handle_t pch;
    495      1.1      uch 	void *ih;
    496      1.1      uch {
    497      1.1      uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    498      1.4      uch 	bus_space_tag_t csregt = sc->sc_csregt;
    499      1.4      uch 	bus_space_handle_t csregh = sc->sc_csregh;
    500      1.4      uch 	u_int16_t reg;
    501      1.1      uch 
    502      1.4      uch 	if (!sc->sc_card_fun)
    503      1.3      uch 		panic("it8368_chip_intr_disestablish:"
    504      1.3      uch 		      "no handler established.");
    505      1.4      uch 	assert(ih == sc->sc_card_ih);
    506      1.4      uch 
    507      1.1      uch 	sc->sc_card_fun = 0;
    508      1.1      uch 	sc->sc_card_arg = 0;
    509      1.1      uch 
    510      1.4      uch 	/* disable card interrupt */
    511      1.4      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTEN_REG);
    512      1.4      uch 	reg &= ~IT8368_PIN_BCRDRDY;
    513      1.4      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
    514      1.4      uch 
    515      1.1      uch 	tx_intr_disestablish(sc->sc_tc, ih);
    516      1.1      uch }
    517      1.1      uch 
    518      1.1      uch int
    519      1.1      uch it8368_chip_mem_alloc(pch, size, pcmhp)
    520      1.1      uch 	pcmcia_chipset_handle_t pch;
    521      1.1      uch 	bus_size_t size;
    522      1.1      uch 	struct pcmcia_mem_handle *pcmhp;
    523      1.1      uch {
    524      1.1      uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    525      1.1      uch 
    526      1.6      uch 	if (bus_space_alloc(sc->sc_csmemt, sc->sc_csmembase,
    527      1.6      uch 			    sc->sc_csmembase + sc->sc_csmemsize, size,
    528      1.6      uch 			    size, 0, 0, 0, &pcmhp->memh)) {
    529      1.6      uch 		DPRINTF(("it8368_chip_mem_alloc: failed\n"));
    530      1.1      uch 		return 1;
    531      1.1      uch 	}
    532      1.3      uch 
    533      1.6      uch 	if (!sc->sc_fixattr) /* XXX IT8368 brain damaged spec */
    534      1.6      uch 		pcmhp->memh -= sc->sc_csmembase;
    535      1.6      uch 
    536      1.6      uch 	pcmhp->memt = sc->sc_csmemt;
    537      1.1      uch 	pcmhp->addr = pcmhp->memh;
    538      1.1      uch 	pcmhp->size = size;
    539      1.1      uch 	pcmhp->realsize = size;
    540      1.3      uch 
    541      1.8      uch 	DPRINTF(("it8368_chip_mem_alloc: %#x+%#x\n",
    542      1.8      uch 		 (unsigned)pcmhp->memh, (unsigned)size));
    543      1.1      uch 
    544      1.1      uch 	return 0;
    545      1.1      uch }
    546      1.1      uch 
    547      1.1      uch void
    548      1.1      uch it8368_chip_mem_free(pch, pcmhp)
    549      1.1      uch 	pcmcia_chipset_handle_t pch;
    550      1.1      uch 	struct pcmcia_mem_handle *pcmhp;
    551      1.1      uch {
    552      1.6      uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    553      1.6      uch 
    554      1.8      uch 	DPRINTF(("it8368_chip_mem_free: %#x+%#x\n",
    555      1.8      uch 		 (unsigned)pcmhp->memh, (unsigned)pcmhp->size));
    556      1.8      uch 
    557      1.6      uch 	if (!sc->sc_fixattr) /* XXX IT8368 brain damaged spec */
    558      1.6      uch 		pcmhp->memh += sc->sc_csmembase;
    559      1.6      uch 
    560      1.1      uch 	bus_space_unmap(pcmhp->memt, pcmhp->memh, pcmhp->size);
    561      1.1      uch }
    562      1.1      uch 
    563      1.1      uch int
    564      1.1      uch it8368_chip_mem_map(pch, kind, card_addr, size, pcmhp, offsetp, windowp)
    565      1.1      uch 	pcmcia_chipset_handle_t pch;
    566      1.1      uch 	int kind;
    567      1.1      uch 	bus_addr_t card_addr;
    568      1.1      uch 	bus_size_t size;
    569      1.1      uch 	struct pcmcia_mem_handle *pcmhp;
    570      1.1      uch 	bus_addr_t *offsetp;
    571      1.1      uch 	int *windowp;
    572      1.1      uch {
    573      1.6      uch 	/* attribute mode */
    574      1.6      uch 	it8368_mode(pch, IT8368_ATTR_MODE, IT8368_WIDTH_16);
    575      1.1      uch 
    576      1.3      uch 	*offsetp = card_addr;
    577      1.8      uch 	DPRINTF(("it8368_chip_mem_map %#x+%#x\n",
    578      1.8      uch 		 (unsigned)pcmhp->memh, (unsigned)size));
    579      1.3      uch 
    580      1.1      uch 	return 0;
    581      1.1      uch }
    582      1.1      uch 
    583      1.1      uch void
    584      1.1      uch it8368_chip_mem_unmap(pch, window)
    585      1.1      uch 	pcmcia_chipset_handle_t pch;
    586      1.1      uch 	int window;
    587      1.1      uch {
    588      1.6      uch 	/* return to I/O mode */
    589      1.6      uch 	it8368_mode(pch, IT8368_IO_MODE, IT8368_WIDTH_16);
    590      1.1      uch }
    591      1.1      uch 
    592      1.1      uch void
    593      1.6      uch it8368_mode(pch, io, width)
    594      1.6      uch 	pcmcia_chipset_handle_t pch;
    595      1.1      uch 	int io;
    596      1.1      uch 	int width;
    597      1.1      uch {
    598      1.6      uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    599      1.1      uch 	txreg_t reg32;
    600      1.1      uch 
    601      1.6      uch 	DPRINTF(("it8368_mode: change access space to "));
    602      1.8      uch 	DPRINTF((io ? "I/O (%dbit)\n" : "attribute (%dbit)...\n",
    603      1.8      uch 		 width == IT8368_WIDTH_8 ? 8 : 16));
    604      1.6      uch 
    605      1.1      uch 	reg32 = tx_conf_read(sc->sc_tc, TX39_MEMCONFIG3_REG);
    606      1.8      uch 
    607      1.6      uch 	if (io) {
    608      1.8      uch 		if (width == IT8368_WIDTH_8)
    609      1.6      uch 			reg32 |= TX39_MEMCONFIG3_PORT8SEL;
    610      1.6      uch 		else
    611      1.6      uch 			reg32 &= ~TX39_MEMCONFIG3_PORT8SEL;
    612      1.1      uch 	}
    613      1.6      uch 
    614      1.1      uch 	if (!sc->sc_fixattr) {
    615      1.6      uch 		if (io)
    616      1.1      uch 			reg32 |= TX39_MEMCONFIG3_CARD1IOEN;
    617      1.6      uch 		else
    618      1.1      uch 			reg32 &= ~TX39_MEMCONFIG3_CARD1IOEN;
    619      1.1      uch 	}
    620      1.1      uch 	tx_conf_write(sc->sc_tc, TX39_MEMCONFIG3_REG, reg32);
    621      1.1      uch 
    622      1.8      uch #ifdef IT8368DEBUG
    623      1.8      uch 	if (sc->sc_fixattr)
    624      1.8      uch 		return; /* No need to report BIU status */
    625      1.8      uch 
    626      1.8      uch 	/* check BIU status */
    627      1.1      uch 	reg32 = tx_conf_read(sc->sc_tc, TX39_MEMCONFIG3_REG);
    628      1.8      uch 	if (reg32 & TX39_MEMCONFIG3_CARD1IOEN) {
    629      1.8      uch 		DPRINTF(("it8368_mode: I/O space (%dbit) enabled\n",
    630      1.6      uch 			 reg32 & TX39_MEMCONFIG3_PORT8SEL ? 8 : 16));
    631      1.8      uch 	} else {
    632      1.6      uch 		DPRINTF(("it8368_mode: atttribute space enabled\n"));
    633      1.8      uch 	}
    634      1.8      uch #endif /* IT8368DEBUG */
    635      1.1      uch }
    636      1.1      uch 
    637      1.1      uch int
    638      1.1      uch it8368_chip_io_alloc(pch, start, size, align, pcihp)
    639      1.1      uch 	pcmcia_chipset_handle_t pch;
    640      1.1      uch 	bus_addr_t start;
    641      1.1      uch 	bus_size_t size;
    642      1.1      uch 	bus_size_t align;
    643      1.1      uch 	struct pcmcia_io_handle *pcihp;
    644      1.1      uch {
    645      1.1      uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    646      1.1      uch 
    647      1.1      uch 	if (start) {
    648      1.3      uch 		if (bus_space_map(sc->sc_csiot, start, size, 0,
    649      1.3      uch 				  &pcihp->ioh)) {
    650      1.1      uch 			return 1;
    651      1.1      uch 		}
    652      1.1      uch 		DPRINTF(("it8368_chip_io_alloc map port %#x+%#x\n",
    653      1.8      uch 			 (unsigned)start, (unsigned)size));
    654      1.1      uch 	} else {
    655      1.1      uch 		if (bus_space_alloc(sc->sc_csiot, sc->sc_csiobase,
    656      1.3      uch 				    sc->sc_csiobase + sc->sc_csiosize,
    657      1.3      uch 				    size, align, 0, 0, &pcihp->addr,
    658      1.3      uch 				    &pcihp->ioh)) {
    659      1.3      uch 
    660      1.1      uch 			return 1;
    661      1.1      uch 		}
    662      1.1      uch 		pcihp->flags = PCMCIA_IO_ALLOCATED;
    663      1.1      uch 		DPRINTF(("it8368_chip_io_alloc alloc %#x from %#x\n",
    664      1.8      uch 			 (unsigned)size, (unsigned)pcihp->addr));
    665      1.2      uch 	}
    666      1.1      uch 
    667      1.1      uch 	pcihp->iot = sc->sc_csiot;
    668      1.1      uch 	pcihp->size = size;
    669      1.1      uch 
    670      1.1      uch 	return 0;
    671      1.1      uch }
    672      1.1      uch 
    673      1.1      uch int
    674      1.1      uch it8368_chip_io_map(pch, width, offset, size, pcihp, windowp)
    675      1.1      uch 	pcmcia_chipset_handle_t pch;
    676      1.1      uch 	int width;
    677      1.1      uch 	bus_addr_t offset;
    678      1.1      uch 	bus_size_t size;
    679      1.1      uch 	struct pcmcia_io_handle *pcihp;
    680      1.1      uch 	int *windowp;
    681      1.1      uch {
    682      1.6      uch 	/* I/O mode */
    683      1.6      uch 	it8368_mode(pch, IT8368_IO_MODE, IT8368_WIDTH_16);
    684      1.1      uch 
    685      1.8      uch 	DPRINTF(("it8368_chip_io_map %#x:%#x+%#x\n",
    686      1.8      uch 		 (unsigned)pcihp->ioh, (unsigned)offset, (unsigned)size));
    687      1.1      uch 
    688      1.1      uch 	return 0;
    689      1.1      uch }
    690      1.1      uch 
    691      1.1      uch void
    692      1.1      uch it8368_chip_io_free(pch, pcihp)
    693      1.1      uch 	pcmcia_chipset_handle_t pch;
    694      1.1      uch 	struct pcmcia_io_handle *pcihp;
    695      1.1      uch {
    696      1.6      uch 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
    697      1.1      uch 		bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
    698      1.6      uch 	else
    699      1.1      uch 		bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
    700      1.6      uch 
    701      1.8      uch 	DPRINTF(("it8368_chip_io_free %#x+%#x\n",
    702      1.8      uch 		 (unsigned)pcihp->ioh, (unsigned)pcihp->size));
    703      1.1      uch }
    704      1.1      uch 
    705      1.1      uch void
    706      1.1      uch it8368_chip_io_unmap(pch, window)
    707      1.1      uch 	pcmcia_chipset_handle_t pch;
    708      1.1      uch 	int window;
    709      1.1      uch {
    710      1.1      uch }
    711      1.1      uch 
    712      1.1      uch void
    713      1.1      uch it8368_chip_socket_enable(pch)
    714      1.1      uch 	pcmcia_chipset_handle_t pch;
    715      1.1      uch {
    716      1.8      uch #ifndef WINCE_DEFAULT_SETTING
    717      1.1      uch 	struct it8368e_softc *sc = (struct it8368e_softc*)pch;
    718      1.1      uch 	bus_space_tag_t csregt = sc->sc_csregt;
    719      1.1      uch 	bus_space_handle_t csregh = sc->sc_csregh;
    720      1.1      uch 	volatile u_int16_t reg;
    721      1.3      uch 
    722      1.1      uch 	/* Power off */
    723      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    724      1.1      uch 	reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
    725      1.1      uch 	reg |= (IT8368_PIN_CRDVCC_0V | IT8368_PIN_CRDVPP_0V);
    726      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    727      1.1      uch 	delay(20000);
    728      1.1      uch 
    729      1.1      uch 	/*
    730      1.1      uch 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    731      1.1      uch 	 * we are changing Vcc (Toff).
    732      1.1      uch 	 */
    733      1.1      uch 	delay((300 + 100) * 1000);
    734      1.1      uch 
    735      1.1      uch 	/* Supply Vcc */
    736      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    737      1.1      uch 	reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
    738      1.1      uch 	reg |= IT8368_PIN_CRDVCC_5V; /* XXX */
    739      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    740      1.1      uch 
    741      1.1      uch 	/*
    742      1.1      uch 	 * wait 100ms until power raise (Tpr) and 20ms to become
    743      1.1      uch 	 * stable (Tsu(Vcc)).
    744      1.1      uch 	 *
    745      1.1      uch 	 * some machines require some more time to be settled
    746      1.1      uch 	 * (300ms is added here).
    747      1.1      uch 	 */
    748      1.1      uch 	delay((100 + 20 + 300) * 1000);
    749      1.1      uch 
    750      1.1      uch 	/* Assert reset signal */
    751      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    752      1.1      uch 	reg |= IT8368_PIN_BCRDRST;
    753      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    754      1.4      uch 
    755      1.1      uch 	/*
    756      1.1      uch 	 * hold RESET at least 10us.
    757      1.1      uch 	 */
    758      1.1      uch 	delay(10);
    759      1.4      uch 
    760      1.8      uch 	/* deassert reset signal */
    761      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    762      1.1      uch 	reg &= ~IT8368_PIN_BCRDRST;
    763      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    764      1.1      uch 	delay(20000);
    765      1.1      uch 
    766      1.6      uch 	DPRINTF(("it8368_chip_socket_enable: socket enabled\n"));
    767      1.8      uch #endif /* !WINCE_DEFAULT_SETTING */
    768      1.1      uch }
    769      1.1      uch 
    770      1.1      uch void
    771      1.1      uch it8368_chip_socket_disable(pch)
    772      1.1      uch 	pcmcia_chipset_handle_t pch;
    773      1.1      uch {
    774      1.8      uch #ifndef WINCE_DEFAULT_SETTING
    775      1.1      uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    776      1.1      uch 	bus_space_tag_t csregt = sc->sc_csregt;
    777      1.1      uch 	bus_space_handle_t csregh = sc->sc_csregh;
    778      1.1      uch 	u_int16_t reg;
    779      1.1      uch 
    780      1.1      uch 	/* Power down */
    781      1.1      uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    782      1.1      uch 	reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
    783      1.1      uch 	reg |= (IT8368_PIN_CRDVCC_0V | IT8368_PIN_CRDVPP_0V);
    784      1.1      uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    785      1.1      uch 	delay(20000);
    786      1.1      uch 
    787      1.1      uch 	/*
    788      1.1      uch 	 * wait 300ms until power fails (Tpf).
    789      1.1      uch 	 */
    790      1.1      uch 	delay(300 * 1000);
    791      1.4      uch 
    792      1.6      uch 	DPRINTF(("it8368_chip_socket_disable: socket disabled\n"));
    793      1.8      uch #endif /* !WINCE_DEFAULT_SETTING */
    794      1.1      uch }
    795      1.1      uch 
    796      1.7      uch #ifdef IT8368DEBUG
    797      1.8      uch #define PRINTGPIO(m) __bitdisp(it8368_reg_read(csregt, csregh,		\
    798      1.8      uch 	IT8368_GPIO##m##_REG), 0, IT8368_GPIO_MAX, #m, 1)
    799      1.8      uch #define PRINTMFIO(m) __bitdisp(it8368_reg_read(csregt, csregh,		\
    800      1.8      uch 	IT8368_MFIO##m##_REG), 0, IT8368_MFIO_MAX, #m, 1)
    801      1.1      uch void
    802      1.1      uch it8368_dump(sc)
    803      1.1      uch 	struct it8368e_softc *sc;
    804      1.1      uch {
    805      1.1      uch 	bus_space_tag_t csregt = sc->sc_csregt;
    806      1.1      uch 	bus_space_handle_t csregh = sc->sc_csregh;
    807      1.1      uch 
    808      1.1      uch 	printf("[GPIO]\n");
    809      1.1      uch 	PRINTGPIO(DIR);
    810      1.1      uch 	PRINTGPIO(DATAIN);
    811      1.1      uch 	PRINTGPIO(DATAOUT);
    812      1.1      uch 	PRINTGPIO(POSINTEN);
    813      1.1      uch 	PRINTGPIO(NEGINTEN);
    814      1.1      uch 	PRINTGPIO(POSINTSTAT);
    815      1.1      uch 	PRINTGPIO(NEGINTSTAT);
    816      1.1      uch 	printf("[MFIO]\n");
    817      1.1      uch 	PRINTMFIO(SEL);
    818      1.1      uch 	PRINTMFIO(DIR);
    819      1.1      uch 	PRINTMFIO(DATAIN);
    820      1.1      uch 	PRINTMFIO(DATAOUT);
    821      1.1      uch 	PRINTMFIO(POSINTEN);
    822      1.1      uch 	PRINTMFIO(NEGINTEN);
    823      1.1      uch 	PRINTMFIO(POSINTSTAT);
    824      1.1      uch 	PRINTMFIO(NEGINTSTAT);
    825      1.3      uch 	__bitdisp(it8368_reg_read(csregt, csregh, IT8368_CTRL_REG), 0, 15,
    826      1.3      uch 		  "CTRL", 1);
    827      1.3      uch 	__bitdisp(it8368_reg_read(csregt, csregh, IT8368_GPIODATAIN_REG),
    828      1.3      uch 		  8, 11, "]CRDDET/SENSE[", 1);
    829      1.1      uch }
    830      1.7      uch #endif /* IT8368DEBUG */
    831