Home | History | Annotate | Line # | Download | only in dev
it8368.c revision 1.9.2.2
      1  1.9.2.2  jdolecek /*	$NetBSD: it8368.c,v 1.9.2.2 2002/02/11 20:08:04 jdolecek Exp $ */
      2      1.1       uch 
      3  1.9.2.1   thorpej /*-
      4  1.9.2.1   thorpej  * Copyright (c) 1999, 2000 The NetBSD Foundation, Inc.
      5      1.1       uch  * All rights reserved.
      6      1.1       uch  *
      7  1.9.2.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.9.2.1   thorpej  * by UCHIYAMA Yasushi.
      9  1.9.2.1   thorpej  *
     10      1.1       uch  * Redistribution and use in source and binary forms, with or without
     11      1.1       uch  * modification, are permitted provided that the following conditions
     12      1.1       uch  * are met:
     13      1.1       uch  * 1. Redistributions of source code must retain the above copyright
     14      1.1       uch  *    notice, this list of conditions and the following disclaimer.
     15  1.9.2.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.9.2.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17  1.9.2.1   thorpej  *    documentation and/or other materials provided with the distribution.
     18  1.9.2.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     19  1.9.2.1   thorpej  *    must display the following acknowledgement:
     20  1.9.2.1   thorpej  *        This product includes software developed by the NetBSD
     21  1.9.2.1   thorpej  *        Foundation, Inc. and its contributors.
     22  1.9.2.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.9.2.1   thorpej  *    contributors may be used to endorse or promote products derived
     24  1.9.2.1   thorpej  *    from this software without specific prior written permission.
     25      1.1       uch  *
     26  1.9.2.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.9.2.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.9.2.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.9.2.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.9.2.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.9.2.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.9.2.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.9.2.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.9.2.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.9.2.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.9.2.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1       uch  */
     38  1.9.2.1   thorpej 
     39      1.8       uch #undef WINCE_DEFAULT_SETTING /* for debug */
     40      1.8       uch #undef IT8368DEBUG
     41      1.1       uch 
     42      1.1       uch #include <sys/param.h>
     43      1.1       uch #include <sys/systm.h>
     44      1.1       uch #include <sys/device.h>
     45      1.1       uch 
     46      1.1       uch #include <machine/bus.h>
     47      1.1       uch 
     48      1.1       uch #include <dev/pcmcia/pcmciareg.h>
     49      1.1       uch #include <dev/pcmcia/pcmciavar.h>
     50      1.1       uch #include <dev/pcmcia/pcmciachip.h>
     51      1.1       uch 
     52      1.1       uch #include <hpcmips/tx/tx39var.h>
     53      1.1       uch #include <hpcmips/tx/txcsbusvar.h>
     54      1.6       uch #include <hpcmips/tx/tx39biureg.h> /* legacy mode requires BIU access */
     55      1.6       uch #include <hpcmips/dev/it8368var.h>
     56      1.1       uch #include <hpcmips/dev/it8368reg.h>
     57      1.1       uch 
     58      1.1       uch #ifdef IT8368DEBUG
     59      1.8       uch int	it8368debug = 1;
     60      1.8       uch #define	DPRINTF(arg) if (it8368debug) printf arg;
     61      1.8       uch #define	DPRINTFN(n, arg) if (it8368debug > (n)) printf arg;
     62      1.1       uch #else
     63      1.1       uch #define	DPRINTF(arg)
     64      1.8       uch #define DPRINTFN(n, arg)
     65      1.1       uch #endif
     66      1.1       uch 
     67  1.9.2.1   thorpej int it8368e_match(struct device *, struct cfdata *, void *);
     68  1.9.2.1   thorpej void it8368e_attach(struct device *, struct device *, void *);
     69  1.9.2.1   thorpej int it8368_print(void *, const char *);
     70  1.9.2.1   thorpej int it8368_submatch(struct device *, struct cfdata *, void *);
     71      1.1       uch 
     72      1.4       uch #define IT8368_LASTSTATE_PRESENT	0x0002
     73      1.4       uch #define IT8368_LASTSTATE_HALF		0x0001
     74      1.7       uch #define IT8368_LASTSTATE_EMPTY		0x0000
     75      1.4       uch 
     76      1.1       uch struct it8368e_softc {
     77      1.1       uch 	struct device	sc_dev;
     78      1.1       uch 	struct device	*sc_pcmcia;
     79      1.1       uch 	tx_chipset_tag_t sc_tc;
     80      1.1       uch 
     81      1.1       uch 	/* Register space */
     82      1.4       uch 	bus_space_tag_t		sc_csregt;
     83      1.4       uch 	bus_space_handle_t	sc_csregh;
     84      1.1       uch 	/* I/O, attribute space */
     85      1.4       uch 	bus_space_tag_t		sc_csiot;
     86      1.4       uch 	bus_addr_t		sc_csiobase;
     87      1.4       uch 	bus_size_t		sc_csiosize;
     88      1.3       uch 	/*
     89      1.3       uch 	 *  XXX theses means attribute memory. not memory space.
     90      1.3       uch 	 *	memory space is 0x64000000.
     91      1.3       uch 	 */
     92      1.4       uch 	bus_space_tag_t		sc_csmemt;
     93      1.4       uch 	bus_addr_t		sc_csmembase;
     94      1.4       uch 	bus_size_t		sc_csmemsize;
     95      1.1       uch 
     96      1.1       uch 	/* Separate I/O and attribute space mode */
     97      1.1       uch 	int sc_fixattr;
     98      1.1       uch 
     99      1.1       uch 	/* Card interrupt handler */
    100  1.9.2.1   thorpej 	int	(*sc_card_fun)(void *);
    101      1.4       uch 	void	*sc_card_arg;
    102      1.4       uch 	void	*sc_card_ih;
    103      1.4       uch 	int	sc_card_irq;
    104      1.4       uch 
    105      1.4       uch 	/* Card status change */
    106      1.4       uch 	int	sc_irq;
    107      1.4       uch 	void	*sc_ih;
    108      1.4       uch 	int	sc_laststate;
    109      1.1       uch };
    110      1.1       uch 
    111  1.9.2.1   thorpej void it8368_init_socket(struct it8368e_softc*);
    112  1.9.2.1   thorpej void it8368_attach_socket(struct it8368e_softc *);
    113  1.9.2.1   thorpej int it8368_intr(void *);
    114  1.9.2.1   thorpej int it8368_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    115  1.9.2.1   thorpej     struct pcmcia_mem_handle *);
    116  1.9.2.1   thorpej void it8368_chip_mem_free(pcmcia_chipset_handle_t, struct pcmcia_mem_handle *);
    117  1.9.2.1   thorpej int it8368_chip_mem_map(pcmcia_chipset_handle_t, int, bus_size_t, bus_size_t,
    118  1.9.2.1   thorpej     struct pcmcia_mem_handle *, bus_addr_t *, int *);
    119  1.9.2.1   thorpej void it8368_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    120  1.9.2.1   thorpej int it8368_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t, bus_size_t,
    121  1.9.2.1   thorpej     bus_size_t, struct pcmcia_io_handle *);
    122  1.9.2.1   thorpej void it8368_chip_io_free(pcmcia_chipset_handle_t, struct pcmcia_io_handle *);
    123  1.9.2.1   thorpej int it8368_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t, bus_size_t,
    124  1.9.2.1   thorpej     struct pcmcia_io_handle *, int *);
    125  1.9.2.1   thorpej void it8368_chip_io_unmap(pcmcia_chipset_handle_t, int);
    126  1.9.2.1   thorpej void it8368_chip_socket_enable(pcmcia_chipset_handle_t);
    127  1.9.2.1   thorpej void it8368_chip_socket_disable(pcmcia_chipset_handle_t);
    128  1.9.2.1   thorpej void *it8368_chip_intr_establish(pcmcia_chipset_handle_t,
    129  1.9.2.1   thorpej     struct pcmcia_function *, int, int (*) (void *), void *);
    130  1.9.2.1   thorpej void it8368_chip_intr_disestablish(pcmcia_chipset_handle_t, void *);
    131      1.1       uch 
    132      1.8       uch #ifdef IT8368DEBUG
    133  1.9.2.1   thorpej void it8368_dump(struct it8368e_softc *);
    134      1.8       uch #endif
    135      1.8       uch 
    136      1.1       uch static struct pcmcia_chip_functions it8368_functions = {
    137      1.1       uch 	it8368_chip_mem_alloc,
    138      1.1       uch 	it8368_chip_mem_free,
    139      1.1       uch 	it8368_chip_mem_map,
    140      1.1       uch 	it8368_chip_mem_unmap,
    141      1.1       uch 	it8368_chip_io_alloc,
    142      1.1       uch 	it8368_chip_io_free,
    143      1.1       uch 	it8368_chip_io_map,
    144      1.1       uch 	it8368_chip_io_unmap,
    145      1.1       uch 	it8368_chip_intr_establish,
    146      1.1       uch 	it8368_chip_intr_disestablish,
    147      1.1       uch 	it8368_chip_socket_enable,
    148      1.1       uch 	it8368_chip_socket_disable
    149      1.1       uch };
    150      1.1       uch 
    151      1.1       uch struct cfattach it8368e_ca = {
    152      1.1       uch 	sizeof(struct it8368e_softc), it8368e_match, it8368e_attach
    153      1.1       uch };
    154      1.1       uch 
    155      1.1       uch /*
    156      1.1       uch  *	IT8368 configuration register is big-endian.
    157      1.1       uch  */
    158  1.9.2.1   thorpej static __inline__ u_int16_t it8368_reg_read(bus_space_tag_t,
    159  1.9.2.1   thorpej     bus_space_handle_t, int);
    160  1.9.2.1   thorpej static __inline__ void it8368_reg_write(bus_space_tag_t, bus_space_handle_t,
    161  1.9.2.1   thorpej     int, u_int16_t);
    162      1.1       uch 
    163      1.8       uch #ifdef IT8368E_DESTRUCTIVE_CHECK
    164  1.9.2.1   thorpej int	it8368e_id_check(void *);
    165      1.8       uch 
    166      1.8       uch /*
    167      1.8       uch  *	IT8368E don't have identification method. this is destructive check.
    168      1.8       uch  */
    169      1.8       uch int
    170  1.9.2.1   thorpej it8368e_id_check(void *aux)
    171      1.8       uch {
    172      1.8       uch 	struct cs_attach_args *ca = aux;
    173      1.8       uch 	tx_chipset_tag_t tc;
    174      1.8       uch 	bus_space_tag_t csregt;
    175      1.8       uch 	bus_space_handle_t csregh;
    176      1.8       uch 	u_int16_t oreg, reg;
    177      1.8       uch 	int match = 0;
    178      1.8       uch 
    179      1.8       uch 	tc = ca->ca_tc;
    180      1.8       uch 	csregt = ca->ca_csreg.cstag;
    181      1.8       uch 
    182      1.8       uch 	bus_space_map(csregt, ca->ca_csreg.csbase, ca->ca_csreg.cssize,
    183  1.9.2.1   thorpej 	    0, &csregh);
    184      1.8       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    185      1.8       uch 	oreg = reg;
    186  1.9.2.2  jdolecek 	dbg_bit_print(reg);
    187      1.8       uch 
    188      1.8       uch 	reg &= ~IT8368_CTRL_BYTESWAP;
    189      1.8       uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    190      1.8       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    191      1.8       uch 	if (reg & IT8368_CTRL_BYTESWAP)
    192      1.8       uch 		goto nomatch;
    193      1.8       uch 
    194      1.8       uch 	reg |= IT8368_CTRL_BYTESWAP;
    195      1.8       uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    196      1.8       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    197      1.8       uch 	if (!(reg & IT8368_CTRL_BYTESWAP))
    198      1.8       uch 		goto nomatch;
    199      1.8       uch 
    200      1.8       uch 	match = 1;
    201      1.8       uch  nomatch:
    202      1.8       uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, oreg);
    203      1.8       uch 	bus_space_unmap(csregt, csregh, ca->ca_csreg.cssize);
    204      1.8       uch 
    205      1.8       uch 	return (match);
    206      1.8       uch }
    207      1.8       uch #endif /* IT8368E_DESTRUCTIVE_CHECK */
    208      1.4       uch 
    209      1.1       uch int
    210  1.9.2.1   thorpej it8368e_match(struct device *parent, struct cfdata *cf, void *aux)
    211      1.1       uch {
    212      1.8       uch #ifdef IT8368E_DESTRUCTIVE_CHECK
    213      1.8       uch 	return (it8368e_id_check(aux));
    214      1.8       uch #else
    215      1.8       uch 	return (1);
    216      1.8       uch #endif
    217      1.1       uch }
    218      1.1       uch 
    219      1.1       uch void
    220  1.9.2.1   thorpej it8368e_attach(struct device *parent, struct device *self, void *aux)
    221      1.1       uch {
    222      1.1       uch 	struct cs_attach_args *ca = aux;
    223      1.1       uch 	struct it8368e_softc *sc = (void*)self;
    224      1.1       uch 	tx_chipset_tag_t tc;
    225      1.1       uch 	bus_space_tag_t csregt;
    226      1.1       uch 	bus_space_handle_t csregh;
    227      1.1       uch 	u_int16_t reg;
    228      1.1       uch 
    229      1.1       uch 	sc->sc_tc = tc = ca->ca_tc;
    230      1.1       uch 	sc->sc_csregt = csregt = ca->ca_csreg.cstag;
    231      1.1       uch 
    232      1.1       uch 	bus_space_map(csregt, ca->ca_csreg.csbase, ca->ca_csreg.cssize,
    233  1.9.2.1   thorpej 	    0, &sc->sc_csregh);
    234      1.1       uch 	csregh = sc->sc_csregh;
    235      1.1       uch 	sc->sc_csiot = ca->ca_csio.cstag;
    236      1.1       uch 	sc->sc_csiobase = ca->ca_csio.csbase;
    237      1.1       uch 	sc->sc_csiosize = ca->ca_csio.cssize;
    238      1.1       uch 
    239      1.3       uch #ifdef IT8368DEBUG
    240      1.4       uch 	printf("\n\t[Windows CE setting]\n");
    241      1.1       uch 	it8368_dump(sc); /* print WindowsCE setting */
    242      1.3       uch #endif
    243      1.1       uch 	/* LHA[14:13] <= HA[14:13]	*/
    244      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    245      1.1       uch 	reg &= ~IT8368_CTRL_ADDRSEL;
    246      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    247      1.1       uch 
    248      1.1       uch 	/* Set all MFIO direction as LHA[23:13] output pins */
    249      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_MFIODIR_REG);
    250      1.1       uch 	reg |= IT8368_MFIODIR_MASK;
    251      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_MFIODIR_REG, reg);
    252      1.1       uch 
    253      1.1       uch 	/* Set all MFIO functions as LHA */
    254      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_MFIOSEL_REG);
    255      1.1       uch 	reg &= ~IT8368_MFIOSEL_MASK;
    256      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_MFIOSEL_REG, reg);
    257      1.1       uch 
    258      1.1       uch 	/* Disable MFIO interrupt */
    259      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_MFIOPOSINTEN_REG);
    260      1.1       uch 	reg &= ~IT8368_MFIOPOSINTEN_MASK;
    261      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_MFIOPOSINTEN_REG, reg);
    262      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_MFIONEGINTEN_REG);
    263      1.1       uch 	reg &= ~IT8368_MFIONEGINTEN_MASK;
    264      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_MFIONEGINTEN_REG, reg);
    265      1.1       uch 
    266      1.1       uch 	/* Port direction */
    267      1.1       uch 	reg = IT8368_PIN_CRDVCCON1 | IT8368_PIN_CRDVCCON0 |
    268  1.9.2.1   thorpej 	    IT8368_PIN_CRDVPPON1 | IT8368_PIN_CRDVPPON0 |
    269  1.9.2.1   thorpej 	    IT8368_PIN_BCRDRST;
    270      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODIR_REG, reg);
    271      1.5       uch 	printf("\n");
    272      1.5       uch 
    273      1.1       uch 	/*
    274      1.1       uch 	 *	Separate I/O and attribute memory region
    275      1.1       uch 	 */
    276      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    277      1.8       uch 
    278      1.1       uch 	reg |= IT8368_CTRL_FIXATTRIO;
    279      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    280      1.8       uch 
    281      1.6       uch 	if (IT8368_CTRL_FIXATTRIO &
    282      1.6       uch 	    it8368_reg_read(csregt, csregh, IT8368_CTRL_REG)) {
    283      1.1       uch 		sc->sc_fixattr = 1;
    284      1.5       uch 		printf("%s: fix attr mode\n", sc->sc_dev.dv_xname);
    285      1.1       uch 	} else {
    286      1.1       uch 		sc->sc_fixattr = 0;
    287      1.6       uch 		printf("%s: legacy attr mode\n", sc->sc_dev.dv_xname);
    288      1.1       uch 	}
    289      1.8       uch 
    290      1.6       uch 	sc->sc_csmemt = sc->sc_csiot;
    291      1.6       uch 	sc->sc_csiosize /= 2;
    292      1.6       uch 	sc->sc_csmemsize = sc->sc_csiosize;
    293      1.6       uch 	sc->sc_csmembase = sc->sc_csiosize;
    294      1.6       uch 
    295      1.7       uch #ifdef IT8368DEBUG
    296      1.1       uch 	it8368_dump(sc);
    297      1.7       uch #endif
    298      1.4       uch 	/* Enable card and interrupt driving. */
    299      1.4       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_CTRL_REG);
    300      1.4       uch 	reg |= (IT8368_CTRL_GLOBALEN | IT8368_CTRL_CARDEN);
    301      1.4       uch 	if (sc->sc_fixattr)
    302      1.4       uch 		reg |= IT8368_CTRL_FIXATTRIO;
    303      1.4       uch 	it8368_reg_write(csregt, csregh, IT8368_CTRL_REG, reg);
    304      1.4       uch 
    305      1.4       uch 	sc->sc_irq = ca->ca_irq1;
    306      1.1       uch 	sc->sc_card_irq = ca->ca_irq3;
    307      1.1       uch 
    308      1.1       uch 	it8368_attach_socket(sc);
    309      1.1       uch }
    310      1.1       uch 
    311      1.7       uch __inline__ u_int16_t
    312  1.9.2.1   thorpej it8368_reg_read(bus_space_tag_t t, bus_space_handle_t h, int ofs)
    313      1.1       uch {
    314      1.1       uch 	u_int16_t val;
    315      1.1       uch 
    316      1.1       uch 	val = bus_space_read_2(t, h, ofs);
    317  1.9.2.1   thorpej 	return (0xffff & (((val >> 8) & 0xff)|((val << 8) & 0xff00)));
    318      1.1       uch }
    319      1.1       uch 
    320      1.7       uch __inline__ void
    321  1.9.2.1   thorpej it8368_reg_write(bus_space_tag_t t, bus_space_handle_t h, int ofs, u_int16_t v)
    322      1.1       uch {
    323      1.1       uch 	u_int16_t val;
    324      1.1       uch 
    325      1.1       uch 	val = 0xffff & (((v >> 8) & 0xff)|((v << 8) & 0xff00));
    326      1.1       uch 	bus_space_write_2(t, h, ofs, val);
    327      1.1       uch }
    328      1.1       uch 
    329      1.1       uch int
    330  1.9.2.1   thorpej it8368_intr(void *arg)
    331      1.1       uch {
    332      1.1       uch 	struct it8368e_softc *sc = arg;
    333      1.4       uch 	bus_space_tag_t csregt = sc->sc_csregt;
    334      1.4       uch 	bus_space_handle_t csregh = sc->sc_csregh;
    335      1.4       uch 	u_int16_t reg;
    336      1.3       uch 
    337      1.4       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTSTAT_REG);
    338      1.3       uch 
    339      1.4       uch 	if (reg & IT8368_PIN_BCRDRDY) {
    340      1.4       uch 		if (sc->sc_card_fun) {
    341      1.4       uch 			/* clear interrupt */
    342      1.4       uch 			it8368_reg_write(csregt, csregh,
    343  1.9.2.1   thorpej 			    IT8368_GPIONEGINTSTAT_REG,
    344  1.9.2.1   thorpej 			    IT8368_PIN_BCRDRDY);
    345      1.4       uch 
    346      1.4       uch 			/* Dispatch card interrupt handler */
    347      1.4       uch 			(*sc->sc_card_fun)(sc->sc_card_arg);
    348      1.4       uch 		}
    349      1.4       uch 	} else if (reg & IT8368_PIN_CRDDET2) {
    350      1.4       uch 		it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTSTAT_REG,
    351  1.9.2.1   thorpej 		    IT8368_PIN_CRDDET2);
    352      1.4       uch 		printf("[CSC]\n");
    353      1.7       uch #ifdef IT8368DEBUG
    354      1.4       uch 		it8368_dump(sc);
    355      1.7       uch #endif
    356      1.4       uch 		it8368_chip_socket_disable(sc);
    357      1.4       uch 	} else {
    358      1.7       uch #ifdef IT8368DEBUG
    359      1.8       uch 		u_int16_t reg2;
    360      1.8       uch 		reg2 = reg & ~(IT8368_PIN_BCRDRDY|IT8368_PIN_CRDDET2);
    361      1.8       uch 		printf("unknown it8368 interrupt: ");
    362  1.9.2.2  jdolecek 		dbg_bit_print(reg2);
    363      1.8       uch 		it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTSTAT_REG,
    364  1.9.2.1   thorpej 		    reg);
    365      1.7       uch #endif
    366      1.1       uch 	}
    367      1.4       uch 
    368  1.9.2.1   thorpej 	return (0);
    369      1.1       uch }
    370      1.1       uch 
    371      1.1       uch int
    372  1.9.2.1   thorpej it8368_print(void *arg, const char *pnp)
    373      1.1       uch {
    374      1.3       uch 	if (pnp)
    375      1.1       uch 		printf("pcmcia at %s", pnp);
    376      1.1       uch 
    377  1.9.2.1   thorpej 	return (UNCONF);
    378      1.1       uch }
    379      1.1       uch 
    380      1.1       uch int
    381  1.9.2.1   thorpej it8368_submatch(struct device *parent, struct cfdata *cf, void *aux)
    382      1.1       uch {
    383  1.9.2.1   thorpej 
    384      1.1       uch 	return ((*cf->cf_attach->ca_match)(parent, cf, aux));
    385      1.1       uch }
    386      1.1       uch 
    387      1.1       uch void
    388  1.9.2.1   thorpej it8368_attach_socket(struct it8368e_softc *sc)
    389      1.1       uch {
    390      1.1       uch 	struct pcmciabus_attach_args paa;
    391      1.1       uch 
    392      1.1       uch 	paa.paa_busname = "pcmcia";
    393      1.1       uch 	paa.pct = (pcmcia_chipset_tag_t)&it8368_functions;
    394      1.1       uch 	paa.pch = (pcmcia_chipset_handle_t)sc;
    395      1.9       uch 	paa.iobase = 0;
    396      1.9       uch 	paa.iosize = sc->sc_csiosize;
    397      1.1       uch 
    398      1.1       uch 	if ((sc->sc_pcmcia = config_found_sm((void*)sc, &paa, it8368_print,
    399  1.9.2.1   thorpej 	    it8368_submatch))) {
    400      1.4       uch 
    401      1.4       uch 		it8368_init_socket(sc);
    402      1.4       uch 	}
    403      1.4       uch }
    404      1.4       uch 
    405      1.4       uch void
    406  1.9.2.1   thorpej it8368_init_socket(struct it8368e_softc *sc)
    407      1.4       uch {
    408      1.4       uch 	bus_space_tag_t csregt = sc->sc_csregt;
    409      1.4       uch 	bus_space_handle_t csregh = sc->sc_csregh;
    410      1.4       uch 	u_int16_t reg;
    411      1.4       uch 
    412      1.4       uch 	/*
    413      1.4       uch 	 *  set up the card to interrupt on card detect
    414      1.4       uch 	 */
    415      1.4       uch 	reg = IT8368_PIN_CRDDET2; /* CSC */
    416      1.4       uch 	/* enable negative edge */
    417      1.4       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
    418      1.4       uch 	/* disable positive edge */
    419      1.4       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIOPOSINTEN_REG, 0);
    420      1.4       uch 
    421      1.4       uch 	sc->sc_ih = tx_intr_establish(sc->sc_tc, sc->sc_irq,
    422  1.9.2.1   thorpej 	    IST_EDGE, IPL_BIO, it8368_intr, sc);
    423      1.4       uch 	if (sc->sc_ih == NULL) {
    424      1.4       uch 		printf("%s: can't establish interrupt\n",
    425  1.9.2.1   thorpej 		    sc->sc_dev.dv_xname);
    426      1.4       uch 		return;
    427      1.4       uch 	}
    428      1.4       uch 
    429      1.4       uch 	/*
    430      1.4       uch 	 *  if there's a card there, then attach it.
    431      1.4       uch 	 */
    432      1.4       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAIN_REG);
    433      1.4       uch 
    434      1.4       uch 	if (reg & (IT8368_PIN_CRDDET2|IT8368_PIN_CRDDET1)) {
    435      1.4       uch 		sc->sc_laststate = IT8368_LASTSTATE_EMPTY;
    436      1.4       uch 	} else {
    437      1.4       uch 		pcmcia_card_attach(sc->sc_pcmcia);
    438      1.4       uch 		sc->sc_laststate = IT8368_LASTSTATE_PRESENT;
    439      1.1       uch 	}
    440      1.1       uch }
    441      1.1       uch 
    442      1.1       uch void *
    443  1.9.2.1   thorpej it8368_chip_intr_establish(pcmcia_chipset_handle_t pch,
    444  1.9.2.1   thorpej     struct pcmcia_function *pf, int ipl, int (*ih_fun)(void *), void *ih_arg)
    445      1.1       uch {
    446      1.1       uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    447      1.4       uch 	bus_space_tag_t csregt = sc->sc_csregt;
    448      1.4       uch 	bus_space_handle_t csregh = sc->sc_csregh;
    449      1.4       uch 	u_int16_t reg;
    450      1.1       uch 
    451      1.4       uch 	if (sc->sc_card_fun)
    452      1.3       uch 		panic("it8368_chip_intr_establish: "
    453  1.9.2.1   thorpej 		    "duplicate card interrupt handler.");
    454      1.4       uch 
    455      1.1       uch 	sc->sc_card_fun = ih_fun;
    456      1.1       uch 	sc->sc_card_arg = ih_arg;
    457      1.1       uch 
    458      1.4       uch 	sc->sc_card_ih = tx_intr_establish(sc->sc_tc, sc->sc_card_irq,
    459  1.9.2.1   thorpej 	    IST_EDGE, IPL_BIO, it8368_intr,
    460  1.9.2.1   thorpej 	    sc);
    461      1.4       uch 
    462      1.4       uch 	/* enable card interrupt */
    463      1.4       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTEN_REG);
    464      1.4       uch 	reg |= IT8368_PIN_BCRDRDY;
    465      1.4       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
    466      1.4       uch 
    467  1.9.2.1   thorpej 	return (sc->sc_card_ih);
    468      1.1       uch }
    469      1.1       uch 
    470      1.1       uch void
    471  1.9.2.1   thorpej it8368_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
    472      1.1       uch {
    473      1.1       uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    474      1.4       uch 	bus_space_tag_t csregt = sc->sc_csregt;
    475      1.4       uch 	bus_space_handle_t csregh = sc->sc_csregh;
    476      1.4       uch 	u_int16_t reg;
    477      1.1       uch 
    478      1.4       uch 	if (!sc->sc_card_fun)
    479      1.3       uch 		panic("it8368_chip_intr_disestablish:"
    480  1.9.2.1   thorpej 		    "no handler established.");
    481      1.4       uch 	assert(ih == sc->sc_card_ih);
    482      1.4       uch 
    483      1.1       uch 	sc->sc_card_fun = 0;
    484      1.1       uch 	sc->sc_card_arg = 0;
    485      1.1       uch 
    486      1.4       uch 	/* disable card interrupt */
    487      1.4       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIONEGINTEN_REG);
    488      1.4       uch 	reg &= ~IT8368_PIN_BCRDRDY;
    489      1.4       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIONEGINTEN_REG, reg);
    490      1.4       uch 
    491      1.1       uch 	tx_intr_disestablish(sc->sc_tc, ih);
    492      1.1       uch }
    493      1.1       uch 
    494      1.1       uch int
    495  1.9.2.1   thorpej it8368_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
    496  1.9.2.1   thorpej     struct pcmcia_mem_handle *pcmhp)
    497      1.1       uch {
    498      1.1       uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    499      1.1       uch 
    500      1.6       uch 	if (bus_space_alloc(sc->sc_csmemt, sc->sc_csmembase,
    501  1.9.2.1   thorpej 	    sc->sc_csmembase + sc->sc_csmemsize, size,
    502  1.9.2.1   thorpej 	    size, 0, 0, 0, &pcmhp->memh)) {
    503      1.6       uch 		DPRINTF(("it8368_chip_mem_alloc: failed\n"));
    504  1.9.2.1   thorpej 		return (1);
    505      1.1       uch 	}
    506      1.3       uch 
    507      1.6       uch 	if (!sc->sc_fixattr) /* XXX IT8368 brain damaged spec */
    508      1.6       uch 		pcmhp->memh -= sc->sc_csmembase;
    509      1.6       uch 
    510      1.6       uch 	pcmhp->memt = sc->sc_csmemt;
    511      1.1       uch 	pcmhp->addr = pcmhp->memh;
    512      1.1       uch 	pcmhp->size = size;
    513      1.1       uch 	pcmhp->realsize = size;
    514      1.3       uch 
    515      1.8       uch 	DPRINTF(("it8368_chip_mem_alloc: %#x+%#x\n",
    516  1.9.2.1   thorpej 	    (unsigned)pcmhp->memh, (unsigned)size));
    517      1.1       uch 
    518  1.9.2.1   thorpej 	return (0);
    519      1.1       uch }
    520      1.1       uch 
    521      1.1       uch void
    522  1.9.2.1   thorpej it8368_chip_mem_free(pcmcia_chipset_handle_t pch,
    523  1.9.2.1   thorpej     struct pcmcia_mem_handle *pcmhp)
    524      1.1       uch {
    525      1.6       uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    526      1.6       uch 
    527      1.8       uch 	DPRINTF(("it8368_chip_mem_free: %#x+%#x\n",
    528  1.9.2.1   thorpej 	    (unsigned)pcmhp->memh, (unsigned)pcmhp->size));
    529      1.8       uch 
    530      1.6       uch 	if (!sc->sc_fixattr) /* XXX IT8368 brain damaged spec */
    531      1.6       uch 		pcmhp->memh += sc->sc_csmembase;
    532      1.6       uch 
    533      1.1       uch 	bus_space_unmap(pcmhp->memt, pcmhp->memh, pcmhp->size);
    534      1.1       uch }
    535      1.1       uch 
    536      1.1       uch int
    537  1.9.2.1   thorpej it8368_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
    538  1.9.2.1   thorpej     bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp,
    539  1.9.2.1   thorpej     bus_size_t *offsetp, int *windowp)
    540      1.1       uch {
    541      1.6       uch 	/* attribute mode */
    542      1.6       uch 	it8368_mode(pch, IT8368_ATTR_MODE, IT8368_WIDTH_16);
    543      1.1       uch 
    544      1.3       uch 	*offsetp = card_addr;
    545      1.8       uch 	DPRINTF(("it8368_chip_mem_map %#x+%#x\n",
    546  1.9.2.1   thorpej 	    (unsigned)pcmhp->memh, (unsigned)size));
    547      1.3       uch 
    548  1.9.2.1   thorpej 	return (0);
    549      1.1       uch }
    550      1.1       uch 
    551      1.1       uch void
    552  1.9.2.1   thorpej it8368_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
    553      1.1       uch {
    554      1.6       uch 	/* return to I/O mode */
    555      1.6       uch 	it8368_mode(pch, IT8368_IO_MODE, IT8368_WIDTH_16);
    556      1.1       uch }
    557      1.1       uch 
    558      1.1       uch void
    559  1.9.2.1   thorpej it8368_mode(pcmcia_chipset_handle_t pch, int io, int width)
    560      1.1       uch {
    561      1.6       uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    562      1.1       uch 	txreg_t reg32;
    563      1.1       uch 
    564      1.6       uch 	DPRINTF(("it8368_mode: change access space to "));
    565      1.8       uch 	DPRINTF((io ? "I/O (%dbit)\n" : "attribute (%dbit)...\n",
    566  1.9.2.1   thorpej 	    width == IT8368_WIDTH_8 ? 8 : 16));
    567      1.6       uch 
    568      1.1       uch 	reg32 = tx_conf_read(sc->sc_tc, TX39_MEMCONFIG3_REG);
    569      1.8       uch 
    570      1.6       uch 	if (io) {
    571      1.8       uch 		if (width == IT8368_WIDTH_8)
    572      1.6       uch 			reg32 |= TX39_MEMCONFIG3_PORT8SEL;
    573      1.6       uch 		else
    574      1.6       uch 			reg32 &= ~TX39_MEMCONFIG3_PORT8SEL;
    575      1.1       uch 	}
    576      1.6       uch 
    577      1.1       uch 	if (!sc->sc_fixattr) {
    578      1.6       uch 		if (io)
    579      1.1       uch 			reg32 |= TX39_MEMCONFIG3_CARD1IOEN;
    580      1.6       uch 		else
    581      1.1       uch 			reg32 &= ~TX39_MEMCONFIG3_CARD1IOEN;
    582      1.1       uch 	}
    583      1.1       uch 	tx_conf_write(sc->sc_tc, TX39_MEMCONFIG3_REG, reg32);
    584      1.1       uch 
    585      1.8       uch #ifdef IT8368DEBUG
    586      1.8       uch 	if (sc->sc_fixattr)
    587      1.8       uch 		return; /* No need to report BIU status */
    588      1.8       uch 
    589      1.8       uch 	/* check BIU status */
    590      1.1       uch 	reg32 = tx_conf_read(sc->sc_tc, TX39_MEMCONFIG3_REG);
    591      1.8       uch 	if (reg32 & TX39_MEMCONFIG3_CARD1IOEN) {
    592      1.8       uch 		DPRINTF(("it8368_mode: I/O space (%dbit) enabled\n",
    593  1.9.2.1   thorpej 		    reg32 & TX39_MEMCONFIG3_PORT8SEL ? 8 : 16));
    594      1.8       uch 	} else {
    595      1.6       uch 		DPRINTF(("it8368_mode: atttribute space enabled\n"));
    596      1.8       uch 	}
    597      1.8       uch #endif /* IT8368DEBUG */
    598      1.1       uch }
    599      1.1       uch 
    600      1.1       uch int
    601  1.9.2.1   thorpej it8368_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
    602  1.9.2.1   thorpej     bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
    603      1.1       uch {
    604      1.1       uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    605      1.1       uch 
    606      1.1       uch 	if (start) {
    607      1.3       uch 		if (bus_space_map(sc->sc_csiot, start, size, 0,
    608  1.9.2.1   thorpej 		    &pcihp->ioh)) {
    609  1.9.2.1   thorpej 			return (1);
    610      1.1       uch 		}
    611      1.1       uch 		DPRINTF(("it8368_chip_io_alloc map port %#x+%#x\n",
    612  1.9.2.1   thorpej 		    (unsigned)start, (unsigned)size));
    613      1.1       uch 	} else {
    614      1.1       uch 		if (bus_space_alloc(sc->sc_csiot, sc->sc_csiobase,
    615  1.9.2.1   thorpej 		    sc->sc_csiobase + sc->sc_csiosize,
    616  1.9.2.1   thorpej 		    size, align, 0, 0, &pcihp->addr,
    617  1.9.2.1   thorpej 		    &pcihp->ioh)) {
    618      1.3       uch 
    619  1.9.2.1   thorpej 			return (1);
    620      1.1       uch 		}
    621      1.1       uch 		pcihp->flags = PCMCIA_IO_ALLOCATED;
    622      1.1       uch 		DPRINTF(("it8368_chip_io_alloc alloc %#x from %#x\n",
    623  1.9.2.1   thorpej 		    (unsigned)size, (unsigned)pcihp->addr));
    624      1.2       uch 	}
    625      1.1       uch 
    626      1.1       uch 	pcihp->iot = sc->sc_csiot;
    627      1.1       uch 	pcihp->size = size;
    628      1.1       uch 
    629  1.9.2.1   thorpej 	return (0);
    630      1.1       uch }
    631      1.1       uch 
    632      1.1       uch int
    633  1.9.2.1   thorpej it8368_chip_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset,
    634  1.9.2.1   thorpej     bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
    635      1.1       uch {
    636      1.6       uch 	/* I/O mode */
    637      1.6       uch 	it8368_mode(pch, IT8368_IO_MODE, IT8368_WIDTH_16);
    638      1.1       uch 
    639      1.8       uch 	DPRINTF(("it8368_chip_io_map %#x:%#x+%#x\n",
    640  1.9.2.1   thorpej 	    (unsigned)pcihp->ioh, (unsigned)offset, (unsigned)size));
    641      1.1       uch 
    642  1.9.2.1   thorpej 	return (0);
    643      1.1       uch }
    644      1.1       uch 
    645      1.1       uch void
    646  1.9.2.1   thorpej it8368_chip_io_free(pcmcia_chipset_handle_t pch,
    647  1.9.2.1   thorpej     struct pcmcia_io_handle *pcihp)
    648      1.1       uch {
    649      1.6       uch 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
    650      1.1       uch 		bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
    651      1.6       uch 	else
    652      1.1       uch 		bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
    653      1.6       uch 
    654      1.8       uch 	DPRINTF(("it8368_chip_io_free %#x+%#x\n",
    655  1.9.2.1   thorpej 	    (unsigned)pcihp->ioh, (unsigned)pcihp->size));
    656      1.1       uch }
    657      1.1       uch 
    658      1.1       uch void
    659  1.9.2.1   thorpej it8368_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
    660      1.1       uch {
    661  1.9.2.1   thorpej 
    662      1.1       uch }
    663      1.1       uch 
    664      1.1       uch void
    665  1.9.2.1   thorpej it8368_chip_socket_enable(pcmcia_chipset_handle_t pch)
    666      1.1       uch {
    667      1.8       uch #ifndef WINCE_DEFAULT_SETTING
    668      1.1       uch 	struct it8368e_softc *sc = (struct it8368e_softc*)pch;
    669      1.1       uch 	bus_space_tag_t csregt = sc->sc_csregt;
    670      1.1       uch 	bus_space_handle_t csregh = sc->sc_csregh;
    671      1.1       uch 	volatile u_int16_t reg;
    672      1.3       uch 
    673      1.1       uch 	/* Power off */
    674      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    675      1.1       uch 	reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
    676      1.1       uch 	reg |= (IT8368_PIN_CRDVCC_0V | IT8368_PIN_CRDVPP_0V);
    677      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    678      1.1       uch 	delay(20000);
    679      1.1       uch 
    680      1.1       uch 	/*
    681      1.1       uch 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    682      1.1       uch 	 * we are changing Vcc (Toff).
    683      1.1       uch 	 */
    684      1.1       uch 	delay((300 + 100) * 1000);
    685      1.1       uch 
    686      1.1       uch 	/* Supply Vcc */
    687      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    688      1.1       uch 	reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
    689      1.1       uch 	reg |= IT8368_PIN_CRDVCC_5V; /* XXX */
    690      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    691      1.1       uch 
    692      1.1       uch 	/*
    693      1.1       uch 	 * wait 100ms until power raise (Tpr) and 20ms to become
    694      1.1       uch 	 * stable (Tsu(Vcc)).
    695      1.1       uch 	 *
    696      1.1       uch 	 * some machines require some more time to be settled
    697      1.1       uch 	 * (300ms is added here).
    698      1.1       uch 	 */
    699      1.1       uch 	delay((100 + 20 + 300) * 1000);
    700      1.1       uch 
    701      1.1       uch 	/* Assert reset signal */
    702      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    703      1.1       uch 	reg |= IT8368_PIN_BCRDRST;
    704      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    705      1.4       uch 
    706      1.1       uch 	/*
    707      1.1       uch 	 * hold RESET at least 10us.
    708      1.1       uch 	 */
    709      1.1       uch 	delay(10);
    710      1.4       uch 
    711      1.8       uch 	/* deassert reset signal */
    712      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    713      1.1       uch 	reg &= ~IT8368_PIN_BCRDRST;
    714      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    715      1.1       uch 	delay(20000);
    716      1.1       uch 
    717      1.6       uch 	DPRINTF(("it8368_chip_socket_enable: socket enabled\n"));
    718      1.8       uch #endif /* !WINCE_DEFAULT_SETTING */
    719      1.1       uch }
    720      1.1       uch 
    721      1.1       uch void
    722  1.9.2.1   thorpej it8368_chip_socket_disable(pcmcia_chipset_handle_t pch)
    723      1.1       uch {
    724      1.8       uch #ifndef WINCE_DEFAULT_SETTING
    725      1.1       uch 	struct it8368e_softc *sc = (struct it8368e_softc*) pch;
    726      1.1       uch 	bus_space_tag_t csregt = sc->sc_csregt;
    727      1.1       uch 	bus_space_handle_t csregh = sc->sc_csregh;
    728      1.1       uch 	u_int16_t reg;
    729      1.1       uch 
    730      1.1       uch 	/* Power down */
    731      1.1       uch 	reg = it8368_reg_read(csregt, csregh, IT8368_GPIODATAOUT_REG);
    732      1.1       uch 	reg &= ~(IT8368_PIN_CRDVCCMASK | IT8368_PIN_CRDVPPMASK);
    733      1.1       uch 	reg |= (IT8368_PIN_CRDVCC_0V | IT8368_PIN_CRDVPP_0V);
    734      1.1       uch 	it8368_reg_write(csregt, csregh, IT8368_GPIODATAOUT_REG, reg);
    735      1.1       uch 	delay(20000);
    736      1.1       uch 
    737      1.1       uch 	/*
    738      1.1       uch 	 * wait 300ms until power fails (Tpf).
    739      1.1       uch 	 */
    740      1.1       uch 	delay(300 * 1000);
    741      1.4       uch 
    742      1.6       uch 	DPRINTF(("it8368_chip_socket_disable: socket disabled\n"));
    743      1.8       uch #endif /* !WINCE_DEFAULT_SETTING */
    744      1.1       uch }
    745      1.1       uch 
    746      1.7       uch #ifdef IT8368DEBUG
    747  1.9.2.2  jdolecek #define PRINTGPIO(m) __dbg_bit_print(it8368_reg_read(csregt, csregh,		\
    748      1.8       uch 	IT8368_GPIO##m##_REG), 0, IT8368_GPIO_MAX, #m, 1)
    749  1.9.2.2  jdolecek #define PRINTMFIO(m) __dbg_bit_print(it8368_reg_read(csregt, csregh,		\
    750      1.8       uch 	IT8368_MFIO##m##_REG), 0, IT8368_MFIO_MAX, #m, 1)
    751      1.1       uch void
    752  1.9.2.1   thorpej it8368_dump(struct it8368e_softc *sc)
    753      1.1       uch {
    754      1.1       uch 	bus_space_tag_t csregt = sc->sc_csregt;
    755      1.1       uch 	bus_space_handle_t csregh = sc->sc_csregh;
    756      1.1       uch 
    757      1.1       uch 	printf("[GPIO]\n");
    758      1.1       uch 	PRINTGPIO(DIR);
    759      1.1       uch 	PRINTGPIO(DATAIN);
    760      1.1       uch 	PRINTGPIO(DATAOUT);
    761      1.1       uch 	PRINTGPIO(POSINTEN);
    762      1.1       uch 	PRINTGPIO(NEGINTEN);
    763      1.1       uch 	PRINTGPIO(POSINTSTAT);
    764      1.1       uch 	PRINTGPIO(NEGINTSTAT);
    765      1.1       uch 	printf("[MFIO]\n");
    766      1.1       uch 	PRINTMFIO(SEL);
    767      1.1       uch 	PRINTMFIO(DIR);
    768      1.1       uch 	PRINTMFIO(DATAIN);
    769      1.1       uch 	PRINTMFIO(DATAOUT);
    770      1.1       uch 	PRINTMFIO(POSINTEN);
    771      1.1       uch 	PRINTMFIO(NEGINTEN);
    772      1.1       uch 	PRINTMFIO(POSINTSTAT);
    773      1.1       uch 	PRINTMFIO(NEGINTSTAT);
    774  1.9.2.2  jdolecek 	__dbg_bit_print(it8368_reg_read(csregt, csregh, IT8368_CTRL_REG), 0, 15,
    775  1.9.2.1   thorpej 	    "CTRL", 1);
    776  1.9.2.2  jdolecek 	__dbg_bit_print(it8368_reg_read(csregt, csregh, IT8368_GPIODATAIN_REG),
    777  1.9.2.1   thorpej 	    8, 11, "]CRDDET/SENSE[", 1);
    778      1.1       uch }
    779      1.7       uch #endif /* IT8368DEBUG */
    780