mq200reg.h revision 1.1.4.5 1 1.1.4.5 bouyer /* $NetBSD: mq200reg.h,v 1.1.4.5 2001/03/12 13:28:37 bouyer Exp $ */
2 1.1.4.2 bouyer
3 1.1.4.2 bouyer /*-
4 1.1.4.2 bouyer * Copyright (c) 2000 Takemura Shin
5 1.1.4.2 bouyer * All rights reserved.
6 1.1.4.2 bouyer *
7 1.1.4.2 bouyer * Redistribution and use in source and binary forms, with or without
8 1.1.4.2 bouyer * modification, are permitted provided that the following conditions
9 1.1.4.2 bouyer * are met:
10 1.1.4.2 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.1.4.2 bouyer * notice, this list of conditions and the following disclaimer.
12 1.1.4.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.1.4.2 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.1.4.2 bouyer * documentation and/or other materials provided with the distribution.
15 1.1.4.2 bouyer * 3. The name of the author may not be used to endorse or promote products
16 1.1.4.2 bouyer * derived from this software without specific prior written permission.
17 1.1.4.2 bouyer *
18 1.1.4.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
19 1.1.4.2 bouyer * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 1.1.4.2 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 1.1.4.2 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
22 1.1.4.2 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 1.1.4.2 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 1.1.4.2 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 1.1.4.2 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 1.1.4.2 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1.4.2 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1.4.2 bouyer * SUCH DAMAGE.
29 1.1.4.2 bouyer *
30 1.1.4.2 bouyer */
31 1.1.4.2 bouyer
32 1.1.4.2 bouyer #define MQ200_VENDOR_ID 0x4d51
33 1.1.4.2 bouyer #define MQ200_PRODUCT_ID 0x0200
34 1.1.4.3 bouyer #define MQ200_MAPSIZE 0x800000
35 1.1.4.2 bouyer
36 1.1.4.2 bouyer #define MQ200_POWERSTATE_D0 0
37 1.1.4.2 bouyer #define MQ200_POWERSTATE_D1 1
38 1.1.4.2 bouyer #define MQ200_POWERSTATE_D2 2
39 1.1.4.2 bouyer #define MQ200_POWERSTATE_D3 3
40 1.1.4.2 bouyer
41 1.1.4.5 bouyer #define MQ200_CLOCK_BUS 0
42 1.1.4.5 bouyer #define MQ200_CLOCK_PLL1 1
43 1.1.4.5 bouyer #define MQ200_CLOCK_PLL2 2
44 1.1.4.5 bouyer #define MQ200_CLOCK_PLL3 3
45 1.1.4.5 bouyer
46 1.1.4.2 bouyer #define MQ200_FRAMEBUFFER 0x000000 /* frame buffer base address */
47 1.1.4.2 bouyer #define MQ200_PM 0x600000 /* power management */
48 1.1.4.2 bouyer #define MQ200_CC 0x602000 /* CPU interface */
49 1.1.4.2 bouyer #define MQ200_MM 0x604000 /* memory interface unit */
50 1.1.4.2 bouyer #define MQ200_IN 0x608000 /* interrupt controller */
51 1.1.4.3 bouyer #define MQ200_GC(n) (0x60a000+0x80*(n))
52 1.1.4.2 bouyer #define MQ200_GE 0x60c000 /* graphics engine */
53 1.1.4.3 bouyer #define MQ200_FP 0x60e000 /* flat panel controller*/
54 1.1.4.3 bouyer #define MQ200_CP1 0x610000 /* color palette 1 */
55 1.1.4.2 bouyer #define MQ200_DC 0x614000 /* device configration */
56 1.1.4.2 bouyer #define MQ200_PC 0x616000 /* PCI configration */
57 1.1.4.2 bouyer
58 1.1.4.3 bouyer /*
59 1.1.4.3 bouyer * Power Management
60 1.1.4.3 bouyer */
61 1.1.4.3 bouyer
62 1.1.4.3 bouyer /*
63 1.1.4.3 bouyer * CPU Interface
64 1.1.4.3 bouyer */
65 1.1.4.3 bouyer
66 1.1.4.3 bouyer /*
67 1.1.4.3 bouyer * Memory Interface Unit
68 1.1.4.3 bouyer */
69 1.1.4.4 bouyer #define MQ200_MMR(n) (MQ200_MM+(n)*4)
70 1.1.4.4 bouyer # define MQ200_MM00_ENABLE (1<<0)
71 1.1.4.4 bouyer # define MQ200_MM00_RESET (1<<1)
72 1.1.4.4 bouyer # define MQ200_MM00_DRAM_RESET (1<<2)
73 1.1.4.4 bouyer # define MQ200_MM01_CLK_PLL1 (0<<0)
74 1.1.4.4 bouyer # define MQ200_MM01_CLK_BUS (1<<0)
75 1.1.4.4 bouyer # define MQ200_MM01_CLK_PLL2 (1<<0)
76 1.1.4.3 bouyer
77 1.1.4.3 bouyer /*
78 1.1.4.3 bouyer * Interrupt Controller
79 1.1.4.3 bouyer */
80 1.1.4.3 bouyer
81 1.1.4.3 bouyer /*
82 1.1.4.3 bouyer * Graphics Controller 1/2
83 1.1.4.3 bouyer */
84 1.1.4.4 bouyer #define MQ200_GC1 0 /* graphice controller 1*/
85 1.1.4.4 bouyer #define MQ200_GC2 1 /* graphice controller 2*/
86 1.1.4.5 bouyer #define MQ200_GCR(n) (MQ200_GC(0)+(n)*4)
87 1.1.4.3 bouyer /* GC Control (GC00R and GC20R) */
88 1.1.4.3 bouyer #define MQ200_GCCR(n) (MQ200_GC(n)+0x00)
89 1.1.4.3 bouyer # define MQ200_GCC_ENABLE (1<<0)
90 1.1.4.3 bouyer # define MQ200_GCC_HCRESET (1<<1)
91 1.1.4.3 bouyer # define MQ200_GCC_VCRESET (1<<2)
92 1.1.4.3 bouyer # define MQ200_GCC_WINEN (1<<3)
93 1.1.4.3 bouyer # define MQ200_GCC_DEPTH_SHIFT 4
94 1.1.4.3 bouyer # define MQ200_GCC_DEPTH_MASK 0x000000f0
95 1.1.4.3 bouyer # define MQ200_GCC_HCEN (1<<8)
96 1.1.4.3 bouyer /* bits 10-9 is reserved */
97 1.1.4.3 bouyer # define MQ200_GCC_ALTEN (1<<11)
98 1.1.4.3 bouyer # define MQ200_GCC_ALTDEPTH_SHIFT 12
99 1.1.4.3 bouyer # define MQ200_GCC_ALTDEPTH_MASK 0x0000f000
100 1.1.4.3 bouyer # define MQ200_GCC_RCLK_SHIFT 16
101 1.1.4.3 bouyer # define MQ200_GCC_RCLK_MASK 0x00030000
102 1.1.4.3 bouyer # define MQ200_GCC_RCLK_BUS 0x00000000
103 1.1.4.3 bouyer # define MQ200_GCC_RCLK_PLL1 0x00010000
104 1.1.4.3 bouyer # define MQ200_GCC_RCLK_PLL2 0x00020000
105 1.1.4.3 bouyer # define MQ200_GCC_RCLK_PLL3 0x00030000
106 1.1.4.3 bouyer # define MQ200_GCC_TESTMODE0 (1<<18)
107 1.1.4.3 bouyer # define MQ200_GCC_TESTMODE1 (1<<19)
108 1.1.4.3 bouyer /* FD(first clock divisor) is 1, 1.5, 2.5, 3.5, 4.5, 5.6 or 6.5 */
109 1.1.4.3 bouyer # define MQ200_GCC_MCLK_FD_SHIFT 20
110 1.1.4.3 bouyer # define MQ200_GCC_MCLK_FD_MASK 0x00700000
111 1.1.4.3 bouyer # define MQ200_GCC_MCLK_FD_1 0x00000000
112 1.1.4.3 bouyer # define MQ200_GCC_MCLK_FD_1_5 0x00100000
113 1.1.4.3 bouyer # define MQ200_GCC_MCLK_FD_2_5 0x00200000
114 1.1.4.3 bouyer # define MQ200_GCC_MCLK_FD_3_5 0x00300000
115 1.1.4.3 bouyer # define MQ200_GCC_MCLK_FD_4_5 0x00400000
116 1.1.4.3 bouyer # define MQ200_GCC_MCLK_FD_5_5 0x00500000
117 1.1.4.3 bouyer # define MQ200_GCC_MCLK_FD_6_5 0x00600000
118 1.1.4.3 bouyer /* bit 23 is reserved */
119 1.1.4.3 bouyer /* SD(second close divisor) is 1-255. 0 means disable */
120 1.1.4.3 bouyer # define MQ200_GCC_MCLK_SD_SHIFT 24
121 1.1.4.3 bouyer # define MQ200_GCC_MCLK_SD_MASK 0xff000000
122 1.1.4.3 bouyer /* GCCR_DEPTH and GCCR_ALTDEPTH values */
123 1.1.4.3 bouyer # define MQ200_GCC_1BPP 0x0
124 1.1.4.3 bouyer # define MQ200_GCC_2BPP 0x1
125 1.1.4.3 bouyer # define MQ200_GCC_4BPP 0x2
126 1.1.4.3 bouyer # define MQ200_GCC_8BPP 0x3
127 1.1.4.3 bouyer # define MQ200_GCC_16BPP 0x4
128 1.1.4.3 bouyer # define MQ200_GCC_24BPP 0x5
129 1.1.4.3 bouyer # define MQ200_GCC_ARGB888 0x6
130 1.1.4.3 bouyer # define MQ200_GCC_PALBGR 0x6
131 1.1.4.3 bouyer # define MQ200_GCC_ABGR888 0x7
132 1.1.4.3 bouyer # define MQ200_GCC_PALRGB 0x7
133 1.1.4.3 bouyer # define MQ200_GCC_16BPP_DIRECT 0xc
134 1.1.4.3 bouyer # define MQ200_GCC_24BPP_DIRECT 0xd
135 1.1.4.3 bouyer # define MQ200_GCC_ARGB888_DIRECT 0xe
136 1.1.4.3 bouyer # define MQ200_GCC_PALBGR_DIRECT 0xe
137 1.1.4.3 bouyer # define MQ200_GCC_ABGR888_DIRECT 0xf
138 1.1.4.3 bouyer # define MQ200_GCC_PALRGB_DIRECT 0xf
139 1.1.4.3 bouyer
140 1.1.4.3 bouyer /* GC CRT Control (GC1only) */
141 1.1.4.3 bouyer #define MQ200_GC1CRTCR MQ200_GCR(0x01)
142 1.1.4.3 bouyer # define MQ200_GC1CRTC_DACEN (1<<0)
143 1.1.4.3 bouyer # define MQ200_GC1CRTC_HSYNC_PMCLK (1<<2)
144 1.1.4.3 bouyer # define MQ200_GC1CRTC_VSYNC_PMCLK (1<<3)
145 1.1.4.3 bouyer # define MQ200_GC1CRTC_HSYNC_PMMASK 0x00000030
146 1.1.4.3 bouyer # define MQ200_GC1CRTC_HSYNC_PMNORMAL 0x00000000
147 1.1.4.3 bouyer # define MQ200_GC1CRTC_HSYNC_PMLOW 0x00000010
148 1.1.4.3 bouyer # define MQ200_GC1CRTC_HSYNC_PMHIGH 0x00000020
149 1.1.4.3 bouyer # define MQ200_GC1CRTC_VSYNC_PMMASK 0x000000c0
150 1.1.4.3 bouyer # define MQ200_GC1CRTC_VSYNC_PMNORMAL 0x00000000
151 1.1.4.3 bouyer # define MQ200_GC1CRTC_VSYNC_PMLOW 0x00000040
152 1.1.4.3 bouyer # define MQ200_GC1CRTC_VSYNC_PMHIGH 0x00000080
153 1.1.4.3 bouyer # define MQ200_GC1CRTC_HSYNC_ACTVHIGH (0<<8)
154 1.1.4.3 bouyer # define MQ200_GC1CRTC_HSYNC_ACTVLOW (1<<8)
155 1.1.4.3 bouyer # define MQ200_GC1CRTC_VSYNC_ACTVHIGH (0<<9)
156 1.1.4.3 bouyer # define MQ200_GC1CRTC_VSYNC_ACTVLOW (1<<9)
157 1.1.4.3 bouyer # define MQ200_GC1CRTC_SYNC_PEDESTAL_EN (1<<10)
158 1.1.4.3 bouyer # define MQ200_GC1CRTC_BLANK_PEDESTAL_EN (1<<11)
159 1.1.4.3 bouyer # define MQ200_GC1CRTC_COMPOSITE_SYNC_EN (1<<12)
160 1.1.4.3 bouyer # define MQ200_GC1CRTC_VREF_INTR (0<<13)
161 1.1.4.3 bouyer # define MQ200_GC1CRTC_VREF_EXTR (1<<13)
162 1.1.4.3 bouyer # define MQ200_GC1CRTC_MONITOR_SENCE_EN (1<<14)
163 1.1.4.3 bouyer # define MQ200_GC1CRTC_CONSTANT_OUTPUT_EN (1<<15)
164 1.1.4.3 bouyer # define MQ200_GC1CRTC_OUTPUT_LEVEL_MASK 0x00ff0000
165 1.1.4.3 bouyer # define MQ200_GC1CRTC_OUTPUT_LEVEL_SHIFT 16
166 1.1.4.3 bouyer # define MQ200_GC1CRTC_BLUE_NOTLOADED (1<<24)
167 1.1.4.3 bouyer # define MQ200_GC1CRTC_RED_NOTLOADED (1<<25)
168 1.1.4.3 bouyer # define MQ200_GC1CRTC_GREEN_NOTLOADED (1<<26)
169 1.1.4.3 bouyer /* bit 27 is reserved */
170 1.1.4.3 bouyer # define MQ200_GC1CRTC_COLOR (0<<28)
171 1.1.4.3 bouyer # define MQ200_GC1CRTC_MONO (1<<28)
172 1.1.4.3 bouyer /* bits 31-29 are reserved */
173 1.1.4.3 bouyer
174 1.1.4.3 bouyer /* GC CRC Control (GC2 only) */
175 1.1.4.3 bouyer #define MQ200_GC2CRCCR MQ200_GCR(0x21)
176 1.1.4.3 bouyer # define MQ200_GC2CRCC_ENABLE (1<<0)
177 1.1.4.3 bouyer # define MQ200_GC2CRCC_WAIT1VSYNC (0<<1)
178 1.1.4.3 bouyer # define MQ200_GC2CRCC_WAIT2VSYNC (1<<1)
179 1.1.4.3 bouyer # define MQ200_GC2CRCC_BLUE (0x0<<2)
180 1.1.4.3 bouyer # define MQ200_GC2CRCC_GREEN (0x1<<2)
181 1.1.4.3 bouyer # define MQ200_GC2CRCC_RED (0x2<<2)
182 1.1.4.3 bouyer # define MQ200_GC2CRCC_RESULT_SHIFT 8
183 1.1.4.3 bouyer # define MQ200_GC2CRCC_RESULT_MASK 0x3fffff00
184 1.1.4.3 bouyer
185 1.1.4.3 bouyer /* GC Hotizontal Display Control (GC02R and GC22R) */
186 1.1.4.3 bouyer #define MQ200_GCHDCR(n) (MQ200_GC(n)+0x08)
187 1.1.4.3 bouyer # define MQ200_GC1HDC_TOTAL_MASK 0x00000fff
188 1.1.4.3 bouyer # define MQ200_GC1HDC_TOTAL_SHIFT 0
189 1.1.4.3 bouyer /* bits 15-12 are reserved */
190 1.1.4.3 bouyer # define MQ200_GCHDC_END_MASK 0x0fff0000
191 1.1.4.3 bouyer # define MQ200_GCHDC_END_SHIFT 16
192 1.1.4.3 bouyer /* bits 31-28 are reserved */
193 1.1.4.3 bouyer
194 1.1.4.3 bouyer /* GC Vertical Display Control (GC03R and GC23R) */
195 1.1.4.3 bouyer #define MQ200_GCVDCR(n) (MQ200_GC(n)+0x0c)
196 1.1.4.4 bouyer # define MQ200_GC1VDC_TOTAL_MASK 0x00000fff
197 1.1.4.4 bouyer # define MQ200_GC1VDC_TOTAL_SHIFT 0
198 1.1.4.3 bouyer /* bits 15-12 are reserved */
199 1.1.4.3 bouyer # define MQ200_GCVDC_END_MASK 0x0fff0000
200 1.1.4.3 bouyer # define MQ200_GCVDC_END_SHIFT 16
201 1.1.4.3 bouyer /* bits 31-28 are reserved */
202 1.1.4.3 bouyer
203 1.1.4.3 bouyer /* GC Hotizontal Sync Control (GC04R and GC24R) */
204 1.1.4.3 bouyer #define MQ200_GCHSCR(n) (MQ200_GC(n)+0x10)
205 1.1.4.3 bouyer # define MQ200_GCHSC_START_MASK 0x00000fff
206 1.1.4.3 bouyer # define MQ200_GCHSC_START_SHIFT 0
207 1.1.4.3 bouyer /* bits 15-12 are reserved */
208 1.1.4.3 bouyer # define MQ200_GCHSC_END_MASK 0x0fff0000
209 1.1.4.3 bouyer # define MQ200_GCHSC_END_SHIFT 16
210 1.1.4.3 bouyer /* bits 31-28 are reserved */
211 1.1.4.3 bouyer
212 1.1.4.3 bouyer /* GC Vertical Sync Control (GC05R and GC25R) */
213 1.1.4.3 bouyer #define MQ200_GCVSCR(n) (MQ200_GC(n)+0x14)
214 1.1.4.3 bouyer # define MQ200_GCVSC_START_MASK 0x00000fff
215 1.1.4.3 bouyer # define MQ200_GCVSC_START_SHIFT 0
216 1.1.4.3 bouyer /* bits 15-12 are reserved */
217 1.1.4.3 bouyer # define MQ200_GCVSC_END_MASK 0x0fff0000
218 1.1.4.3 bouyer # define MQ200_GCVSC_END_SHIFT 16
219 1.1.4.3 bouyer /* bits 31-28 are reserved */
220 1.1.4.3 bouyer
221 1.1.4.3 bouyer /* GC Vertical Display Count (GC07R) */
222 1.1.4.3 bouyer #define MQ200_GC1VDCNTR MQ200_GCR(0x07)
223 1.1.4.3 bouyer # define MQ200_GC1VDCNT_MASK 0x00000fff
224 1.1.4.3 bouyer /* bits 31-12 are reserved */
225 1.1.4.3 bouyer
226 1.1.4.3 bouyer /* GC Window Horizontal Control (GC08R and GC28R) */
227 1.1.4.3 bouyer #define MQ200_GCWHCR(n) (MQ200_GC(n)+0x20)
228 1.1.4.3 bouyer # define MQ200_GCWHC_START_MASK 0x00000fff
229 1.1.4.3 bouyer # define MQ200_GCWHC_START_SHIFT 0
230 1.1.4.3 bouyer /* bits 15-12 are reserved */
231 1.1.4.3 bouyer # define MQ200_GCWHC_WIDTH_MASK 0x0fff0000
232 1.1.4.3 bouyer # define MQ200_GCWHC_WIDTH_SHIFT 16
233 1.1.4.3 bouyer /* ALD: Additional Line Delta (GC1 only) */
234 1.1.4.3 bouyer # define MQ200_GC1WHC_ALD_MASK 0xf0000000
235 1.1.4.3 bouyer # define MQ200_GC1WHC_ALD_SHIFT 28
236 1.1.4.3 bouyer
237 1.1.4.3 bouyer /* GC Window Vertical Control (GC09R and GC29R) */
238 1.1.4.3 bouyer #define MQ200_GCWVCR(n) (MQ200_GC(n)+0x24)
239 1.1.4.3 bouyer # define MQ200_GCWVC_START_MASK 0x00000fff
240 1.1.4.3 bouyer # define MQ200_GCWVC_START_SHIFT 0
241 1.1.4.3 bouyer /* bits 15-12 are reserved */
242 1.1.4.3 bouyer # define MQ200_GCWVC_HEIGHT_MASK 0x0fff0000
243 1.1.4.3 bouyer # define MQ200_GCWVC_HEIGHT_SHIFT 16
244 1.1.4.3 bouyer /* bits 31-28 are reserved */
245 1.1.4.3 bouyer
246 1.1.4.3 bouyer /* GC Altarnate Window Horizontal Control (GC0AR and GC2AR) */
247 1.1.4.3 bouyer #define MQ200_GCAWHCR(n) (MQ200_GC(n)+0x28)
248 1.1.4.3 bouyer # define MQ200_GCAWHC_START_MASK 0x00000fff
249 1.1.4.3 bouyer # define MQ200_GCAWHC_START_SHIFT 0
250 1.1.4.3 bouyer /* bits 15-12 are reserved */
251 1.1.4.3 bouyer # define MQ200_GCAWHC_WIDTH_MASK 0x0fff0000
252 1.1.4.3 bouyer # define MQ200_GCAWHC_WIDTH_SHIFT 16
253 1.1.4.3 bouyer /* ALD: Additional Line Delta (GC1 only) */
254 1.1.4.3 bouyer # define MQ200_GC1AWHC_ALD_MASK 0xf0000000
255 1.1.4.3 bouyer # define MQ200_GC1AWHC_ALD_SHIFT 28
256 1.1.4.3 bouyer
257 1.1.4.3 bouyer /* GC Alternate Window Vertical Control (GC0BR and GC2BR) */
258 1.1.4.3 bouyer #define MQ200_GCAWVCR(n) (MQ200_GC(n)+0x2C)
259 1.1.4.3 bouyer # define MQ200_GCAWVC_START_MASK 0x00000fff
260 1.1.4.3 bouyer # define MQ200_GCAWVC_START_SHIFT 0
261 1.1.4.3 bouyer /* bits 15-12 are reserved */
262 1.1.4.3 bouyer # define MQ200_GCAWVC_HEIGHT_MASK 0x0fff0000
263 1.1.4.3 bouyer # define MQ200_GCAWVC_HEIGHT_SHIFT 16
264 1.1.4.3 bouyer /* bits 31-28 are reserved */
265 1.1.4.3 bouyer
266 1.1.4.3 bouyer /* GC Window Start Address (GC0CR and GC2CR) */
267 1.1.4.3 bouyer #define MQ200_GCWSAR(n) (MQ200_GC(n)+0x30)
268 1.1.4.3 bouyer # define MQ200_GCWSA_MASK 0x000fffff
269 1.1.4.3 bouyer /* bits 31-21 are reserved */
270 1.1.4.3 bouyer
271 1.1.4.3 bouyer /* GC Alternate Window Start Address (GC0DR and GC2DR) */
272 1.1.4.3 bouyer #define MQ200_GCAWSAR(n) (MQ200_GC(n)+0x34)
273 1.1.4.3 bouyer # define MQ200_GCAWSA_MASK 0x000fffff
274 1.1.4.3 bouyer /* bits 24-21 are reserved */
275 1.1.4.3 bouyer # define MQ200_GCAWPI_MASK 0xfe000000
276 1.1.4.3 bouyer # define MQ200_GCAWPI_SHIFT 24 /* XXX, 24 could be usefull
277 1.1.4.3 bouyer than 23 */
278 1.1.4.3 bouyer
279 1.1.4.3 bouyer /* GC Window Stride (GC0ER and GC2ER) */
280 1.1.4.3 bouyer #define MQ200_GCWSTR(n) (MQ200_GC(n)+0x38)
281 1.1.4.3 bouyer # define MQ200_GCWST_MASK 0x0000ffff
282 1.1.4.3 bouyer # define MQ200_GCWST_SHIFT 0
283 1.1.4.3 bouyer # define MQ200_GCAWST_MASK 0xffff0000
284 1.1.4.3 bouyer # define MQ200_GCAWST_SHIFT 16
285 1.1.4.3 bouyer
286 1.1.4.3 bouyer /* GC2 Line Size (GC2 only, GC2FR) */
287 1.1.4.3 bouyer #define MQ200_GC2LSR MQ200_GCR(0x2f)
288 1.1.4.3 bouyer # define MQ200_GC2WLS_MASK 0x00003fff
289 1.1.4.3 bouyer # define MQ200_GC2WLS_SHIFT 0
290 1.1.4.3 bouyer # define MQ200_GC2AWLS_MASK 0x3fff0000
291 1.1.4.3 bouyer # define MQ200_GC2AWLS_SHIFT 16
292 1.1.4.3 bouyer
293 1.1.4.3 bouyer
294 1.1.4.3 bouyer /* GC Hardware Cursor Position (GC10R and GC30R) */
295 1.1.4.3 bouyer #define MQ200_GCHCPR(n) (MQ200_GC(n)+0x40)
296 1.1.4.3 bouyer # define MQ200_GCHCP_HSTART_MASK 0x00000fff
297 1.1.4.3 bouyer # define MQ200_GCHCP_HSTART_SHIFT 0
298 1.1.4.3 bouyer /* bits 15-12 are reserved */
299 1.1.4.3 bouyer # define MQ200_GCHCP_VSTART_MASK 0x0fff0000
300 1.1.4.3 bouyer # define MQ200_GCHCP_VSTART_SHIFT 16
301 1.1.4.3 bouyer /* bits 31-28 are reserved */
302 1.1.4.3 bouyer
303 1.1.4.3 bouyer /* GC Hardware Start Address and Offset (GC11R and GC31R) */
304 1.1.4.3 bouyer #define MQ200_GCHCAOR(n) (MQ200_GC(n)+0x44)
305 1.1.4.3 bouyer # define MQ200_GCHCAO_ADDR_MASK 0x00000fff
306 1.1.4.3 bouyer # define MQ200_GCHCAO_ADDR_SHIFT 0
307 1.1.4.3 bouyer /* bits 15-12 are reserved */
308 1.1.4.3 bouyer # define MQ200_GCHCAO_HOFFSET_MASK 0x003f0000
309 1.1.4.3 bouyer # define MQ200_GCHCAO_HOFFSET_SHIFT 16
310 1.1.4.3 bouyer /* bits 23-22 are reserved */
311 1.1.4.3 bouyer # define MQ200_GCHCAO_VOFFSET_MASK 0x3f000000
312 1.1.4.3 bouyer # define MQ200_GCHCAO_VOFFSET_SHIFT 24
313 1.1.4.3 bouyer /* bits 31-30 are reserved */
314 1.1.4.3 bouyer
315 1.1.4.3 bouyer /* GC Hardware Cursor Foreground Color (GC13R and GC33R) */
316 1.1.4.3 bouyer #define MQ200_GCHCFCR(n) (MQ200_GC(n)+0x48)
317 1.1.4.3 bouyer # define MQ200_GCHCFC_MASK 0x00ffffff
318 1.1.4.3 bouyer /* you can use MQ200_GC_RGB macro */
319 1.1.4.3 bouyer /* bits 31-24 are reserved */
320 1.1.4.3 bouyer
321 1.1.4.3 bouyer /* GC Hardware Cursor Background Color (GC14R and GC34R) */
322 1.1.4.3 bouyer #define MQ200_GCHCBCR(n) (MQ200_GC(n)+0x4c)
323 1.1.4.3 bouyer # define MQ200_GCHCBC_MASK 0x00ffffff
324 1.1.4.3 bouyer /* you can use MQ200_GC_RGB macro */
325 1.1.4.3 bouyer /* bits 31-24 are reserved */
326 1.1.4.3 bouyer
327 1.1.4.3 bouyer #define MQ200_GC1CR MQ200_GCCR(0)
328 1.1.4.3 bouyer #define MQ200_GC1HDCR MQ200_GCHDCR(0)
329 1.1.4.3 bouyer #define MQ200_GC1VDCR MQ200_GCVDCR(0)
330 1.1.4.3 bouyer #define MQ200_GC1HSCR MQ200_GCHSCR(0)
331 1.1.4.3 bouyer #define MQ200_GC1VSCR MQ200_GCVSCR(0)
332 1.1.4.3 bouyer #define MQ200_GC1HWCR MQ200_GCHWCR(0)
333 1.1.4.3 bouyer #define MQ200_GC1VWCR MQ200_GCVWCR(0)
334 1.1.4.3 bouyer #define MQ200_GC1HAWCR MQ200_GCHAWCR(0)
335 1.1.4.3 bouyer #define MQ200_GC1AVWCR MQ200_GCAVWCR(0)
336 1.1.4.3 bouyer #define MQ200_GC1WSAR MQ200_GCWSAR(0)
337 1.1.4.3 bouyer #define MQ200_GC1AWSAR MQ200_GCAWSAR(0)
338 1.1.4.3 bouyer #define MQ200_GC1WSTR MQ200_GCWSTR(0)
339 1.1.4.3 bouyer #define MQ200_GC1HCPR MQ200_GCHCPR(0)
340 1.1.4.3 bouyer #define MQ200_GC1HCAOR MQ200_GCHCAOR(0)
341 1.1.4.3 bouyer #define MQ200_GC1HCFCR MQ200_GCHCFCR(0)
342 1.1.4.3 bouyer #define MQ200_GC1HCBCR MQ200_GCHCBCR(0)
343 1.1.4.3 bouyer
344 1.1.4.3 bouyer #define MQ200_GC2CR MQ200_GCCR(1)
345 1.1.4.3 bouyer #define MQ200_GC2HDCR MQ200_GCHDCR(1)
346 1.1.4.3 bouyer #define MQ200_GC2VDCR MQ200_GCVDCR(1)
347 1.1.4.3 bouyer #define MQ200_GC2HSCR MQ200_GCHSCR(1)
348 1.1.4.3 bouyer #define MQ200_GC2VSCR MQ200_GCVSCR(1)
349 1.1.4.3 bouyer #define MQ200_GC2HWCR MQ200_GCHWCR(1)
350 1.1.4.3 bouyer #define MQ200_GC2VWCR MQ200_GCVWCR(1)
351 1.1.4.3 bouyer #define MQ200_GC2HAWCR MQ200_GCHAWCR(1)
352 1.1.4.3 bouyer #define MQ200_GC2AVWCR MQ200_GCAVWCR(1)
353 1.1.4.3 bouyer #define MQ200_GC2WSAR MQ200_GCWSAR(1)
354 1.1.4.3 bouyer #define MQ200_GC2AWSAR MQ200_GCAWSAR(1)
355 1.1.4.3 bouyer #define MQ200_GC2WSTR MQ200_GCWSTR(1)
356 1.1.4.3 bouyer #define MQ200_GC2HCPR MQ200_GCHCPR(1)
357 1.1.4.3 bouyer #define MQ200_GC2HCAOR MQ200_GCHCAOR(1)
358 1.1.4.3 bouyer #define MQ200_GC2HCFCR MQ200_GCHCFCR(1)
359 1.1.4.3 bouyer #define MQ200_GC2HCBCR MQ200_GCHCBCR(1)
360 1.1.4.3 bouyer
361 1.1.4.3 bouyer /*
362 1.1.4.3 bouyer * Graphics Engine
363 1.1.4.3 bouyer */
364 1.1.4.3 bouyer
365 1.1.4.3 bouyer /*
366 1.1.4.3 bouyer * Flat Pannel Controler
367 1.1.4.3 bouyer */
368 1.1.4.3 bouyer #define MQ200_FPR(n) (MQ200_FP + (n)*4)
369 1.1.4.3 bouyer /* FP Control (FP00R) */
370 1.1.4.3 bouyer #define MQ200_FPCR MQ200_FPR(0)
371 1.1.4.3 bouyer # define MQ200_FPC_ENABLE (1<<0)
372 1.1.4.3 bouyer # define MQ200_FPC_GC1 (0<<1)
373 1.1.4.3 bouyer # define MQ200_FPC_GC2 (1<<1)
374 1.1.4.3 bouyer # define MQ200_FPC_TYPE_MASK 0x000000fc
375 1.1.4.3 bouyer # define MQ200_FPC_TYPE_SHIFT 2
376 1.1.4.3 bouyer
377 1.1.4.3 bouyer # define MQ200_FPC_TFT (0<<2)
378 1.1.4.3 bouyer # define MQ200_FPC_SSTN (1<<2)
379 1.1.4.3 bouyer # define MQ200_FPC_DSTN (2<<2)
380 1.1.4.3 bouyer
381 1.1.4.3 bouyer # define MQ200_FPC_COLOR (0<<4)
382 1.1.4.3 bouyer # define MQ200_FPC_MONO (1<<4)
383 1.1.4.3 bouyer
384 1.1.4.3 bouyer # define MQ200_FPC_TFTCOLOR (MQ200_FPC_TFT|MQ200_FPC_COLOR)
385 1.1.4.3 bouyer # define MQ200_FPC_SSTNCOLOR (MQ200_FPC_SSTN|MQ200_FPC_COLOR)
386 1.1.4.3 bouyer # define MQ200_FPC_DSTNCOLOR (MQ200_FPC_DSTN|MQ200_FPC_COLOR)
387 1.1.4.3 bouyer
388 1.1.4.3 bouyer # define MQ200_FPC_TFTMONO (MQ200_FPC_TFT|MQ200_FPC_MONO)
389 1.1.4.3 bouyer # define MQ200_FPC_SSTNMONO (MQ200_FPC_SSTN|MQ200_FPC_MONO)
390 1.1.4.3 bouyer # define MQ200_FPC_DSTNMONO (MQ200_FPC_DSTN|MQ200_FPC_MONO)
391 1.1.4.3 bouyer
392 1.1.4.3 bouyer # define MQ200_FPC_TFT4MONO ((0<<5)|MQ200_FPC_TFTMONO)
393 1.1.4.3 bouyer # define MQ200_FPC_TFT12 ((0<<5)|MQ200_FPC_TFTCOLOR)
394 1.1.4.3 bouyer # define MQ200_FPC_SSTN4 ((0<<5)|MQ200_FPC_SSTNCOLOR)
395 1.1.4.3 bouyer # define MQ200_FPC_DSTN8 ((0<<5)|MQ200_FPC_DSTNCOLOR)
396 1.1.4.3 bouyer # define MQ200_FPC_TFT6MONO ((1<<5)|MQ200_FPC_TFTMONO)
397 1.1.4.3 bouyer # define MQ200_FPC_TFT18 ((1<<5)|MQ200_FPC_TFTCOLOR)
398 1.1.4.3 bouyer # define MQ200_FPC_SSTN8 ((1<<5)|MQ200_FPC_SSTNCOLOR)
399 1.1.4.3 bouyer # define MQ200_FPC_DSTN16 ((1<<5)|MQ200_FPC_DSTNCOLOR)
400 1.1.4.3 bouyer # define MQ200_FPC_TFT8MONO ((2<<5)|MQ200_FPC_TFTMONO)
401 1.1.4.3 bouyer # define MQ200_FPC_TFT24 ((2<<5)|MQ200_FPC_TFTCOLOR)
402 1.1.4.3 bouyer # define MQ200_FPC_SSTN12 ((2<<5)|MQ200_FPC_SSTNCOLOR)
403 1.1.4.3 bouyer # define MQ200_FPC_DSTN24 ((2<<5)|MQ200_FPC_DSTNCOLOR)
404 1.1.4.3 bouyer # define MQ200_FPC_SSTN16 ((3<<5)|MQ200_FPC_SSTNCOLOR)
405 1.1.4.3 bouyer # define MQ200_FPC_SSTN24 ((4<<5)|MQ200_FPC_SSTNCOLOR)
406 1.1.4.3 bouyer # define MQ200_FPC_DITH_DISABLE (0<<8)
407 1.1.4.3 bouyer # define MQ200_FPC_DITH_PTRN1 (1<<8)
408 1.1.4.3 bouyer # define MQ200_FPC_DITH_PTRN2 (2<<8)
409 1.1.4.3 bouyer # define MQ200_FPC_DITH_PTRN3 (3<<8)
410 1.1.4.3 bouyer /* bits 11-10 are reserved */
411 1.1.4.3 bouyer # define MQ200_FPC_DITH_BC_MASK 0x00007000
412 1.1.4.3 bouyer # define MQ200_FPC_DITH_BC_SHIFT 12
413 1.1.4.3 bouyer # define MQ200_FPC_FRC_DISABLE_ALTWIN (1<<15)
414 1.1.4.3 bouyer # define MQ200_FPC_FRC_2LEVEL (0<<16)
415 1.1.4.3 bouyer # define MQ200_FPC_FRC_4LEVEL (1<<16)
416 1.1.4.3 bouyer # define MQ200_FPC_FRC_8LEVEL (2<<16)
417 1.1.4.3 bouyer # define MQ200_FPC_FRC_16LEVEL (3<<16)
418 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ_MASK 0x0ffc0000
419 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ_SHIFT 18
420 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ_VAL 0x018
421 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ1_MASK 0x00fc0000
422 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ1_SHIFT 18
423 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ1_VAL 0x18
424 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ2_MASK 0x07000000
425 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ2_SHIFT 24
426 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ2_VAL 0x0
427 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ3_MASK 0x08000000
428 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ3_SHIFT 27
429 1.1.4.3 bouyer # define MQ200_FPC_DITH_ADJ3_VAL 0x0
430 1.1.4.3 bouyer # define MQ200_FPC_TESTMODE0 (1<<28)
431 1.1.4.3 bouyer # define MQ200_FPC_TESTMODE1 (1<<29)
432 1.1.4.3 bouyer # define MQ200_FPC_TESTMODE2 (1<<30)
433 1.1.4.3 bouyer # define MQ200_FPC_TESTMODE3 (1<<31)
434 1.1.4.3 bouyer
435 1.1.4.3 bouyer /* FP Output Pin Control (FP01R) */
436 1.1.4.3 bouyer #define MQ200_FPPCR MQ200_FPR(1)
437 1.1.4.3 bouyer # define MQ200_FPPC_PIN_LOW (1<<0)
438 1.1.4.3 bouyer # define MQ200_FPPC_INVERSION_EN (1<<1)
439 1.1.4.3 bouyer # define MQ200_FPPC_FDE_COMPOSITE (0<<2)
440 1.1.4.3 bouyer # define MQ200_FPPC_FDE_HORIZONTAL (1<<2)
441 1.1.4.3 bouyer # define MQ200_FPPC_FDE_FMOD_EN (1<<3)
442 1.1.4.3 bouyer # define MQ200_FPPC_FD2_DATAK (0<<4)
443 1.1.4.3 bouyer # define MQ200_FPPC_FD2_SHIFTCLK (1<<4)
444 1.1.4.3 bouyer # define MQ200_FPPC_FSCLK_EN (1<<5)
445 1.1.4.3 bouyer # define MQ200_FPPC_SHIFTCLK_DIV2 (1<<6)
446 1.1.4.3 bouyer # define MQ200_FPPC_SHIFTCLK_MASK (1<<7)
447 1.1.4.3 bouyer # define MQ200_FPPC_STNLP_BLANK (1<<8)
448 1.1.4.3 bouyer # define MQ200_FPPC_SHIFTCLK_BLANK (1<<9)
449 1.1.4.3 bouyer # define MQ200_FPPC_STNEXLP_EN (1<<10)
450 1.1.4.3 bouyer /* bit 11 is reserved */
451 1.1.4.3 bouyer # define MQ200_FPPC_FD2_MAX (0<<12)
452 1.1.4.3 bouyer # define MQ200_FPPC_FD2_MID (1<<12)
453 1.1.4.3 bouyer # define MQ200_FPPC_FD2_MID2 (2<<12)
454 1.1.4.3 bouyer # define MQ200_FPPC_FD2_MIN (3<<12)
455 1.1.4.3 bouyer # define MQ200_FPPC_DRV_MAX (0<<12)
456 1.1.4.3 bouyer # define MQ200_FPPC_DRV_MID (1<<12)
457 1.1.4.3 bouyer # define MQ200_FPPC_DRV_MID2 (2<<12)
458 1.1.4.3 bouyer # define MQ200_FPPC_DRV_MIN (3<<12)
459 1.1.4.3 bouyer # define MQ200_FPPC_FD2_ACTVHIGH (0<<16)
460 1.1.4.3 bouyer # define MQ200_FPPC_FD2_ACTVLOW (1<<16)
461 1.1.4.3 bouyer # define MQ200_FPPC_ACTVHIGH (0<<17)
462 1.1.4.3 bouyer # define MQ200_FPPC_ACTVLOW (1<<17)
463 1.1.4.3 bouyer # define MQ200_FPPC_FDE_ACTVHIGH (0<<18)
464 1.1.4.3 bouyer # define MQ200_FPPC_FDE_ACTVLOW (1<<18)
465 1.1.4.3 bouyer # define MQ200_FPPC_FHSYNC_ACTVHIGH (0<<19)
466 1.1.4.3 bouyer # define MQ200_FPPC_FHSYNC_ACTVLOW (1<<19)
467 1.1.4.3 bouyer # define MQ200_FPPC_FVSYNC_ACTVHIGH (0<<20)
468 1.1.4.3 bouyer # define MQ200_FPPC_FVSYNC_ACTVLOW (1<<20)
469 1.1.4.3 bouyer # define MQ200_FPPC_FSCLK_ACTVHIGH (0<<21)
470 1.1.4.3 bouyer # define MQ200_FPPC_FSCLK_ACTVLOW (1<<21)
471 1.1.4.3 bouyer # define MQ200_FPPC_FSCLK_MAX (0<<22)
472 1.1.4.3 bouyer # define MQ200_FPPC_FSCLK_MID (1<<22)
473 1.1.4.3 bouyer # define MQ200_FPPC_FSCLK_MID2 (2<<22)
474 1.1.4.3 bouyer # define MQ200_FPPC_FSCLK_MIN (3<<22)
475 1.1.4.3 bouyer # define MQ200_FPPC_FSCLK_DELAY_MASK 0x07000000
476 1.1.4.3 bouyer # define MQ200_FPPC_FSCLK_DELAY_SHIFT 24
477 1.1.4.3 bouyer /* bits 31-27 are reserved */
478 1.1.4.3 bouyer
479 1.1.4.3 bouyer /* FP General Purpose Output Port Control (FP02R) */
480 1.1.4.3 bouyer #define MQ200_FPGPOCR MQ200_FPR(2)
481 1.1.4.3 bouyer # define MQ200_FPGPOC_ENCTL_EN (0<<0)
482 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO0_EN (1<<0)
483 1.1.4.3 bouyer # define MQ200_FPGPOC_OSCCLK_EN (2<<0)
484 1.1.4.3 bouyer # define MQ200_FPGPOC_PLL3_EN (3<<0)
485 1.1.4.3 bouyer # define MQ200_FPGPOC_ENVEE_EN (0<<2)
486 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO1_EN (1<<2)
487 1.1.4.3 bouyer # define MQ200_FPGPOC_PWM0_EN (0<<4)
488 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO2_EN (1<<4)
489 1.1.4.3 bouyer # define MQ200_FPGPOC_PWM1_EN (0<<6)
490 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO3_EN (1<<6)
491 1.1.4.3 bouyer # define MQ200_FPGPOC_ENVDD_EN (0<<8)
492 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO4_EN (1<<9)
493 1.1.4.3 bouyer # define MQ200_FPGPOC_PWM_MAX (0<<10)
494 1.1.4.3 bouyer # define MQ200_FPGPOC_PWM_MID (1<<10)
495 1.1.4.3 bouyer # define MQ200_FPGPOC_PWM_MID2 (2<<10)
496 1.1.4.3 bouyer # define MQ200_FPGPOC_PWM_MIN (3<<10)
497 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO_MAX (0<<12)
498 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO_MID (1<<12)
499 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO_MID2 (2<<12)
500 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO_MIN (3<<12)
501 1.1.4.3 bouyer # define MQ200_FPGPOC_DRV_MAX (0<<14)
502 1.1.4.3 bouyer # define MQ200_FPGPOC_DRV_MID (1<<14)
503 1.1.4.3 bouyer # define MQ200_FPGPOC_DRV_MID2 (2<<14)
504 1.1.4.3 bouyer # define MQ200_FPGPOC_DRV_MIN (3<<14)
505 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO0 (1<<16)
506 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO1 (1<<17)
507 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO2 (1<<18)
508 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO3 (1<<19)
509 1.1.4.3 bouyer # define MQ200_FPGPOC_GPO4 (1<<20)
510 1.1.4.3 bouyer /* bits 31-21 are reserved */
511 1.1.4.3 bouyer
512 1.1.4.3 bouyer /* FP General Purpose I/O Port Control (FP03R) */
513 1.1.4.3 bouyer #define MQ200_FPGPOICR MQ200_FPR(3)
514 1.1.4.3 bouyer # define MQ200_FPGPIOC_INPUT0_EN (0<<0)
515 1.1.4.3 bouyer # define MQ200_FPGPIOC_OUTPUT0_EN (1<<0
516 1.1.4.3 bouyer # define MQ200_FPGPIOC_PLL1_EN (2<<0)
517 1.1.4.3 bouyer # define MQ200_FPGPIOC_CRCBLUE_EN (3<<0)
518 1.1.4.3 bouyer # define MQ200_FPGPIOC_INPUT1_EN (0<<2)
519 1.1.4.3 bouyer # define MQ200_FPGPIOC_OUTPUT1_EN (1<<2
520 1.1.4.3 bouyer # define MQ200_FPGPIOC_PLL2_EN (2<<2)
521 1.1.4.3 bouyer # define MQ200_FPGPIOC_CRCGREEN_EN (3<<2)
522 1.1.4.3 bouyer # define MQ200_FPGPIOC_INPUT2_EN (0<<4)
523 1.1.4.3 bouyer # define MQ200_FPGPIOC_OUTPUT2_EN (1<<4
524 1.1.4.3 bouyer # define MQ200_FPGPIOC_PMCLK_EN (2<<4)
525 1.1.4.3 bouyer # define MQ200_FPGPIOC_CRCRED_EN (3<<4)
526 1.1.4.3 bouyer /* bits 15-6 are reserved */
527 1.1.4.3 bouyer # define MQ200_FPGPIOC_OUTPUT0 (1<<16)
528 1.1.4.3 bouyer # define MQ200_FPGPIOC_OUTPUT1 (1<<17)
529 1.1.4.3 bouyer # define MQ200_FPGPIOC_OUTPUT2 (1<<18)
530 1.1.4.3 bouyer /* bits 23-19 are reserved */
531 1.1.4.3 bouyer # define MQ200_FPGPIOC_INPUT0 (1<<24)
532 1.1.4.3 bouyer # define MQ200_FPGPIOC_INPUT1 (1<<25)
533 1.1.4.3 bouyer # define MQ200_FPGPIOC_INPUT2 (1<<26)
534 1.1.4.3 bouyer /* bits 31-27 are reserved */
535 1.1.4.3 bouyer
536 1.1.4.3 bouyer /* FP STN Panel Control (FP04R) */
537 1.1.4.3 bouyer #define MQ200_FPSTNCR MQ200_FPR(4)
538 1.1.4.3 bouyer # define MQ200_FPSTNC_FRCPRM0_MASK 0x000000ff
539 1.1.4.3 bouyer # define MQ200_FPSTNC_FRCPRM0_SHIFT 0
540 1.1.4.3 bouyer # define MQ200_FPSTNC_FRCPRM1_MASK 0x0000ff00
541 1.1.4.3 bouyer # define MQ200_FPSTNC_FRCPRM1_SHIFT 8
542 1.1.4.3 bouyer # define MQ200_FPSTNC_FRCPRM2_MASK 0x00ff0000
543 1.1.4.3 bouyer # define MQ200_FPSTNC_FRCPRM2_SHIFT 16
544 1.1.4.3 bouyer # define MQ200_FPSTNC_FMOD_MASK 0x7f000000
545 1.1.4.3 bouyer # define MQ200_FPSTNC_FMOD_SHIFT 24
546 1.1.4.3 bouyer # define MQ200_FPSTNC_FMOD_FRAMECLK (0<<31)
547 1.1.4.3 bouyer # define MQ200_FPSTNC_FMOD_LINECLK (0<<31)
548 1.1.4.3 bouyer
549 1.1.4.3 bouyer /* FP D-STN Half-Frame Buffer Control (FP05R) */
550 1.1.4.3 bouyer #define MQ200_FPHFBCR MQ200_FPR(5)
551 1.1.4.3 bouyer # define MQ200_FPHFBC_START_MASK 0x00003fff
552 1.1.4.3 bouyer # define MQ200_FPHFBC_START_SHIFT -7 /* XXX, does this work? */
553 1.1.4.3 bouyer /* bits 15-14 are reserved */
554 1.1.4.3 bouyer # define MQ200_FPHFBC_END_MASK 0xffff0000
555 1.1.4.3 bouyer # define MQ200_FPHFBC_END_SHIFT (16-4) /* XXX, does this work? */
556 1.1.4.3 bouyer
557 1.1.4.3 bouyer /* FP Pulse Width Modulation Control (FP0FR) */
558 1.1.4.3 bouyer #define MQ200_FPPWMCR MQ200_FPR(0xf)
559 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM0_OSCCLK (0<<0)
560 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM0_BUSCLK (1<<0)
561 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM0_PMCLK (2<<0)
562 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM0_PWSEQ_EN (0<<2)
563 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM0_PWSEQ_DISABLE (1<<2)
564 1.1.4.3 bouyer /* bit 3 is reserved */
565 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM0_DIV_MASK 0x000000f0
566 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM0_DIV_SHIFT 4
567 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM0_DCYCLE_MASK 0x0000ff00
568 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM0_DCYCLE_SHIFT 8
569 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM1_OSCCLK (0<<16)
570 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM1_BUSCLK (1<<16)
571 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM1_PMCLK (2<<16)
572 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM1_PWSEQ_EN (0<<18)
573 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM1_PWSEQ_DISABLE (1<<18)
574 1.1.4.3 bouyer /* bit 19 is reserved */
575 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM1_DIV_MASK 0x00f00000
576 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM1_DIV_SHIFT 20
577 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM1_DCYCLE_MASK 0xff000000
578 1.1.4.3 bouyer # define MQ200_FPPWMC_PWM1_DCYCLE_SHIFT 24
579 1.1.4.3 bouyer
580 1.1.4.3 bouyer /* FP Frame Rate Control Pattern (FP10R to FP2FR) */
581 1.1.4.3 bouyer #define MQ200_FPFRCPR(n) MQ200_FPR(0x10+n)
582 1.1.4.3 bouyer
583 1.1.4.3 bouyer /* FP Frame Rate Control Weight (FP30R to FP37R) */
584 1.1.4.3 bouyer #define MQ200_FPFRCWR(n) MQ200_FPR(0x30+n)
585 1.1.4.3 bouyer
586 1.1.4.3 bouyer /*
587 1.1.4.3 bouyer * Color Palette 1
588 1.1.4.3 bouyer */
589 1.1.4.3 bouyer #define MQ200_CP(cp, idx) (MQ200_CP1 + (idx) * 4) */
590 1.1.4.3 bouyer # define MQ200_GC_BLUE_MASK 0x00ff0000
591 1.1.4.3 bouyer # define MQ200_GC_BLUE_SHIFT 16
592 1.1.4.3 bouyer # define MQ200_GC_GREEN_MASK 0x0000ff00
593 1.1.4.3 bouyer # define MQ200_GC_GREEN_SHIFT 8
594 1.1.4.3 bouyer # define MQ200_GC_RED_MASK 0x000000ff
595 1.1.4.3 bouyer # define MQ200_GC_RED_SHIFT 0
596 1.1.4.3 bouyer # define MQ200_GC_RGB(r, g, b) \
597 1.1.4.3 bouyer (((((unsigned long)(r))&0xff)<<0) | \
598 1.1.4.3 bouyer ((((unsigned long)(g))&0xff)<<8) | \
599 1.1.4.3 bouyer ((((unsigned long)(b))&0xff)<<16))
600 1.1.4.3 bouyer
601 1.1.4.3 bouyer /*
602 1.1.4.3 bouyer * Device Configration
603 1.1.4.3 bouyer */
604 1.1.4.3 bouyer
605 1.1.4.3 bouyer /*
606 1.1.4.3 bouyer * PCI configuration space
607 1.1.4.3 bouyer */
608 1.1.4.2 bouyer #define MQ200_PC00R (MQ200_PC+0x00) /* device/vendor ID */
609 1.1.4.2 bouyer #define MQ200_PC04R (MQ200_PC+0x04) /* command/status */
610 1.1.4.2 bouyer #define MQ200_PC08R (MQ200_PC+0x04) /* calss code/revision */
611 1.1.4.2 bouyer
612 1.1.4.2 bouyer #define MQ200_PMR (MQ200_PC+0x40) /* power management */
613 1.1.4.2 bouyer #define MQ200_PMCSR (MQ200_PC+0x44) /* control/status */
614 1.1.4.4 bouyer
615 1.1.4.4 bouyer /*
616 1.1.4.4 bouyer * Power Management
617 1.1.4.4 bouyer */
618 1.1.4.4 bouyer #define MQ200_PMCR (MQ200_PM + 0x00)
619 1.1.4.4 bouyer # define MQ200_PMC_PLL1_N (1<<0)
620 1.1.4.4 bouyer # define MQ200_PMC_PLL2_ENABLE (1<<2)
621 1.1.4.4 bouyer # define MQ200_PMC_PLL3_ENABLE (1<<3)
622 1.1.4.4 bouyer # define MQ200_PMC_IMMEDIATELY (1<<5)
623 1.1.4.4 bouyer # define MQ200_PMC_GE_ENABLE (1<<8)
624 1.1.4.4 bouyer # define MQ200_PMC_GE_FORCE_BUSY (1<<9)
625 1.1.4.4 bouyer # define MQ200_PMC_GE_FORCE_BUSY_LOCAL (1<<10)
626 1.1.4.4 bouyer # define MQ200_PMC_GE_CLK_MASK 0x00001800
627 1.1.4.4 bouyer # define MQ200_PMC_GE_CLK_SHIFT 11
628 1.1.4.4 bouyer # define MQ200_PMC_GE_CLK_BUS (0<<11)
629 1.1.4.4 bouyer # define MQ200_PMC_GE_CLK_PLL1 (1<<11)
630 1.1.4.4 bouyer # define MQ200_PMC_GE_CLK_PLL2 (2<<11)
631 1.1.4.4 bouyer # define MQ200_PMC_GE_CLK_PLL3 (3<<11)
632 1.1.4.4 bouyer # define MQ200_PMC_GE_COMMAND_RESET (1<<13)
633 1.1.4.4 bouyer # define MQ200_PMC_GE_SOURCE_RESET (1<<14)
634 1.1.4.4 bouyer # define MQ200_PMC_MIU_SEQ_ENABLE (1<<15)
635 1.1.4.4 bouyer # define MQ200_PMC_D3_REFRESH (1<<16)
636 1.1.4.4 bouyer # define MQ200_PMC_D4_REFRESH (1<<17)
637 1.1.4.4 bouyer # define MQ200_PMC_SEQINTVL_MASK (3<<18)
638 1.1.4.4 bouyer # define MQ200_PMC_SEQINTVL_SHIFT 18
639 1.1.4.4 bouyer # define MQ200_PMC_SEQINTVL_4 (0<<18)
640 1.1.4.4 bouyer # define MQ200_PMC_SEQINTVL_8 (0<<18)
641 1.1.4.4 bouyer # define MQ200_PMC_SEQINTVL_16 (0<<18)
642 1.1.4.4 bouyer # define MQ200_PMC_SEQINTVL_2048 (0<<18)
643 1.1.4.4 bouyer # define MQ200_PMC_FP_SEQINTVL_MASK (3<<20)
644 1.1.4.4 bouyer # define MQ200_PMC_FP_SEQINTVL_SHIFT 20
645 1.1.4.4 bouyer # define MQ200_PMC_FP_SEQINTVL_512 (0<<20)
646 1.1.4.4 bouyer # define MQ200_PMC_FP_SEQINTVL_1024 (1<<20)
647 1.1.4.4 bouyer # define MQ200_PMC_FP_SEQINTVL_2048 (2<<20)
648 1.1.4.4 bouyer # define MQ200_PMC_FP_SEQINTVL_128K (3<<20)
649 1.1.4.4 bouyer # define MQ200_PMC_SEQINTVL_ALL (1<<22)
650 1.1.4.4 bouyer # define MQ200_PMC_TESTMODE (1<<23)
651 1.1.4.4 bouyer # define MQ200_PMC_STATE_MASK (3<<24)
652 1.1.4.4 bouyer # define MQ200_PMC_STATE_SHIFT 24
653 1.1.4.4 bouyer # define MQ200_PMC_SEQPROGRESS (1<<26)
654 1.1.4.4 bouyer #define MQ200_PMD1CR (MQ200_PM + 0x04)
655 1.1.4.4 bouyer #define MQ200_PMD2CR (MQ200_PM + 0x08)
656 1.1.4.4 bouyer
657 1.1.4.4 bouyer #define MQ200_DCMISCR (MQ200_DC + 0x00)
658 1.1.4.4 bouyer # define MQ200_DCMISC_OSC_BYPASS (1<<0)
659 1.1.4.4 bouyer # define MQ200_DCMISC_OSC_ENABLE (1<<1)
660 1.1.4.4 bouyer # define MQ200_DCMISC_PLL1_BYPASS (1<<2)
661 1.1.4.4 bouyer # define MQ200_DCMISC_PLL1_ENABLE (1<<3)
662 1.1.4.4 bouyer # define MQ200_DCMISC_SA_SLOWBUS (1<<13)
663 1.1.4.4 bouyer # define MQ200_DCMISC_CHIP_RESET (1<<14)
664 1.1.4.4 bouyer # define MQ200_DCMISC_MEMSTANDBY_DISABLE (1<<15)
665 1.1.4.4 bouyer # define MQ200_DCMISC_OSCSHAPER_DISABLE (1<<24)
666 1.1.4.4 bouyer # define MQ200_DCMISC_FASTPOWSEQ_DISABLE (1<<25)
667 1.1.4.4 bouyer # define MQ200_DCMISC_OSCFREQ_MASK (3<<26)
668 1.1.4.4 bouyer # define MQ200_DCMISC_OSCFREQ_12_25 (3<<26)
669 1.1.4.4 bouyer
670 1.1.4.4 bouyer /*
671 1.1.4.4 bouyer * Fout = Fref*(M+1)/(N+1)/(2^P)
672 1.1.4.4 bouyer * Fout: PLL output frequency
673 1.1.4.4 bouyer * Fref: reference frequency(internal oscillator or external clock)
674 1.1.4.4 bouyer */
675 1.1.4.5 bouyer #define MQ200_PLL1R (MQ200_DC + 0x00)
676 1.1.4.4 bouyer #define MQ200_PLL2R (MQ200_PM + 0x18)
677 1.1.4.4 bouyer #define MQ200_PLL3R (MQ200_PM + 0x1c)
678 1.1.4.4 bouyer #define MQ200_PLL_EXTCLK (1<<0)
679 1.1.4.4 bouyer #define MQ200_PLL_BYPASS (1<<1)
680 1.1.4.4 bouyer #define MQ200_PLL_P_MASK 0x00000070
681 1.1.4.4 bouyer #define MQ200_PLL_P_SHIFT 4
682 1.1.4.4 bouyer #define MQ200_PLL_N_MASK 0x00001f00
683 1.1.4.4 bouyer #define MQ200_PLL_N_SHIFT 8
684 1.1.4.4 bouyer #define MQ200_PLL_M_MASK 0x00ff0000
685 1.1.4.4 bouyer #define MQ200_PLL_M_SHIFT 16
686 1.1.4.5 bouyer #define MQ200_PLL_PARAM_MASK (MQ200_PLL_P_MASK|MQ200_PLL_N_MASK|MQ200_PLL_M_MASK)
687 1.1.4.4 bouyer #define MQ200_PLL_TRIM_MASK 0xf0000000
688 1.1.4.4 bouyer #define MQ200_PLL_TRIM_SHIFT 28
689