Home | History | Annotate | Line # | Download | only in dev
mq200reg.h revision 1.10.98.1
      1  1.10.98.1  uebayasi /*	$NetBSD: mq200reg.h,v 1.10.98.1 2010/04/30 14:39:26 uebayasi Exp $	*/
      2        1.1  takemura 
      3        1.1  takemura /*-
      4        1.6  takemura  * Copyright (c) 2000, 2001 TAKEMURA Shin
      5        1.1  takemura  * All rights reserved.
      6        1.1  takemura  *
      7        1.1  takemura  * Redistribution and use in source and binary forms, with or without
      8        1.1  takemura  * modification, are permitted provided that the following conditions
      9        1.1  takemura  * are met:
     10        1.1  takemura  * 1. Redistributions of source code must retain the above copyright
     11        1.1  takemura  *    notice, this list of conditions and the following disclaimer.
     12        1.1  takemura  * 2. Redistributions in binary form must reproduce the above copyright
     13        1.1  takemura  *    notice, this list of conditions and the following disclaimer in the
     14        1.1  takemura  *    documentation and/or other materials provided with the distribution.
     15        1.1  takemura  * 3. The name of the author may not be used to endorse or promote products
     16        1.1  takemura  *    derived from this software without specific prior written permission.
     17        1.1  takemura  *
     18        1.1  takemura  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     19        1.1  takemura  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     20        1.1  takemura  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     21        1.1  takemura  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     22        1.1  takemura  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     23        1.1  takemura  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     24        1.1  takemura  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     25        1.1  takemura  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     26        1.1  takemura  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27        1.1  takemura  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     28        1.1  takemura  * SUCH DAMAGE.
     29        1.1  takemura  *
     30        1.1  takemura  */
     31        1.1  takemura 
     32        1.1  takemura #define MQ200_VENDOR_ID		0x4d51
     33        1.1  takemura #define MQ200_PRODUCT_ID	0x0200
     34        1.2  takemura #define MQ200_MAPSIZE		0x800000
     35        1.1  takemura 
     36        1.1  takemura #define MQ200_POWERSTATE_D0	0
     37        1.1  takemura #define MQ200_POWERSTATE_D1	1
     38        1.1  takemura #define MQ200_POWERSTATE_D2	2
     39        1.1  takemura #define MQ200_POWERSTATE_D3	3
     40        1.1  takemura 
     41        1.5  takemura #define MQ200_CLOCK_BUS		0
     42        1.5  takemura #define MQ200_CLOCK_PLL1	1
     43        1.5  takemura #define MQ200_CLOCK_PLL2	2
     44        1.5  takemura #define MQ200_CLOCK_PLL3	3
     45        1.5  takemura 
     46        1.7  takemura #define MQ200_REGADDR		0x600000	/* register base address */
     47        1.7  takemura #define MQ200_PM		0x000000	/* power management	*/
     48        1.7  takemura #define MQ200_CC		0x002000	/* CPU interface	*/
     49        1.7  takemura #define MQ200_MM		0x004000	/* memory interface unit */
     50        1.7  takemura #define MQ200_IN		0x008000	/* interrupt controller	*/
     51        1.7  takemura #define MQ200_GC(n)		(0x00a000+0x80*(n))
     52        1.7  takemura #define MQ200_GE		0x00c000	/* graphics engine	*/
     53        1.7  takemura #define MQ200_FP		0x00e000	/* flat panel controller*/
     54        1.7  takemura #define MQ200_CP1		0x010000	/* color palette 1	*/
     55        1.9       abs #define MQ200_DC		0x014000	/* device configuration	*/
     56        1.9       abs #define MQ200_PC		0x016000	/* PCI configuration	*/
     57        1.1  takemura 
     58        1.2  takemura /*
     59        1.2  takemura  * Power Management
     60        1.2  takemura  */
     61        1.2  takemura 
     62        1.2  takemura /*
     63        1.2  takemura  * CPU Interface
     64        1.2  takemura  */
     65        1.2  takemura 
     66        1.2  takemura /*
     67        1.2  takemura  * Memory Interface Unit
     68        1.2  takemura  */
     69        1.4  takemura #define MQ200_MMR(n)		(MQ200_MM+(n)*4)
     70        1.4  takemura #	define MQ200_MM00_ENABLE		(1<<0)
     71        1.6  takemura #	define MQ200_MM00_RESET			(1<<1)
     72        1.6  takemura #	define MQ200_MM00_DRAM_RESET		(1<<2)
     73        1.6  takemura #	define MQ200_MM01_CLK_PLL1		(0<<0)
     74        1.6  takemura #	define MQ200_MM01_CLK_BUS		(1<<0)
     75        1.6  takemura #	define MQ200_MM01_CLK_PLL2		(1<<0)
     76        1.6  takemura #	define MQ200_MM01_SLOW_REFRESH_EN	(1<<1)
     77        1.6  takemura #	define MQ200_MM01_CPU_PB_EN		(1<<2)
     78        1.6  takemura #	define MQ200_MM01_GC1_PB_EN		(1<<3)
     79        1.6  takemura #	define MQ200_MM01_GC2_PB_EN		(1<<4)
     80        1.6  takemura #	define MQ200_MM01_STN_READ_PB_EN	(1<<5)
     81        1.6  takemura #	define MQ200_MM01_STN_WRITE_PB_EN	(1<<6)
     82        1.6  takemura #	define MQ200_MM01_GE_PB_EN		(1<<7)
     83        1.6  takemura 	/* bits 11-8 is reserved */
     84        1.6  takemura #	define MQ200_MM01_REFRESH_SHIFT		12
     85        1.6  takemura #	define MQ200_MM01_REFRESH_MASK		0x03fff000
     86        1.6  takemura 	/* bits 29 is reserved	*/
     87        1.6  takemura #	define MQ200_MM01_DRAM_AUTO_REFRESH_EN	(1<<30)
     88        1.6  takemura #	define MQ200_MM01_DRAM_STANDBY_EN	(1<<31)
     89        1.2  takemura 
     90        1.2  takemura /*
     91        1.2  takemura  * Interrupt Controller
     92        1.2  takemura  */
     93        1.2  takemura 
     94        1.2  takemura /*
     95        1.2  takemura  * Graphics Controller 1/2
     96        1.2  takemura  */
     97        1.4  takemura #define MQ200_GC1		0	/* graphice controller 1*/
     98        1.4  takemura #define MQ200_GC2		1	/* graphice controller 2*/
     99        1.5  takemura #define MQ200_GCR(n)		(MQ200_GC(0)+(n)*4)
    100        1.3  takemura /* GC Control (GC00R and GC20R)	*/
    101        1.2  takemura #define MQ200_GCCR(n)		(MQ200_GC(n)+0x00)
    102        1.2  takemura #	define MQ200_GCC_ENABLE		(1<<0)
    103        1.2  takemura #	define MQ200_GCC_HCRESET	(1<<1)
    104        1.2  takemura #	define MQ200_GCC_VCRESET	(1<<2)
    105        1.3  takemura #	define MQ200_GCC_WINEN		(1<<3)
    106        1.2  takemura #	define MQ200_GCC_DEPTH_SHIFT	4
    107        1.2  takemura #	define MQ200_GCC_DEPTH_MASK	0x000000f0
    108        1.3  takemura #	define MQ200_GCC_HCEN		(1<<8)
    109        1.2  takemura 	/* bits 10-9 is reserved */
    110        1.2  takemura #	define MQ200_GCC_ALTEN		(1<<11)
    111        1.2  takemura #	define MQ200_GCC_ALTDEPTH_SHIFT 12
    112        1.2  takemura #	define MQ200_GCC_ALTDEPTH_MASK	0x0000f000
    113        1.3  takemura #	define MQ200_GCC_RCLK_SHIFT	16
    114        1.2  takemura #	define MQ200_GCC_RCLK_MASK	0x00030000
    115        1.2  takemura #	define MQ200_GCC_RCLK_BUS	0x00000000
    116        1.2  takemura #	define MQ200_GCC_RCLK_PLL1	0x00010000
    117        1.2  takemura #	define MQ200_GCC_RCLK_PLL2	0x00020000
    118        1.2  takemura #	define MQ200_GCC_RCLK_PLL3	0x00030000
    119        1.2  takemura #	define MQ200_GCC_TESTMODE0	(1<<18)
    120        1.2  takemura #	define MQ200_GCC_TESTMODE1	(1<<19)
    121        1.2  takemura 	/* FD(first clock divisor) is 1, 1.5, 2.5, 3.5, 4.5, 5.6 or 6.5 */
    122        1.3  takemura #	define MQ200_GCC_MCLK_FD_SHIFT	20
    123        1.2  takemura #	define MQ200_GCC_MCLK_FD_MASK	0x00700000
    124        1.2  takemura #	define MQ200_GCC_MCLK_FD_1	0x00000000
    125        1.2  takemura #	define MQ200_GCC_MCLK_FD_1_5	0x00100000
    126        1.2  takemura #	define MQ200_GCC_MCLK_FD_2_5	0x00200000
    127        1.2  takemura #	define MQ200_GCC_MCLK_FD_3_5	0x00300000
    128        1.2  takemura #	define MQ200_GCC_MCLK_FD_4_5	0x00400000
    129        1.2  takemura #	define MQ200_GCC_MCLK_FD_5_5	0x00500000
    130        1.2  takemura #	define MQ200_GCC_MCLK_FD_6_5	0x00600000
    131        1.2  takemura 	/* bit 23 is reserved */
    132        1.2  takemura 	/* SD(second close divisor) is 1-255. 0 means disable */
    133        1.2  takemura #	define MQ200_GCC_MCLK_SD_SHIFT	24
    134        1.2  takemura #	define MQ200_GCC_MCLK_SD_MASK	0xff000000
    135        1.2  takemura 	/* GCCR_DEPTH and GCCR_ALTDEPTH values */
    136        1.2  takemura #	define MQ200_GCC_1BPP		0x0
    137        1.2  takemura #	define MQ200_GCC_2BPP		0x1
    138        1.2  takemura #	define MQ200_GCC_4BPP		0x2
    139        1.2  takemura #	define MQ200_GCC_8BPP		0x3
    140        1.2  takemura #	define MQ200_GCC_16BPP		0x4
    141        1.2  takemura #	define MQ200_GCC_24BPP		0x5
    142        1.2  takemura #	define MQ200_GCC_ARGB888	0x6
    143        1.2  takemura #	define MQ200_GCC_PALBGR		0x6
    144        1.2  takemura #	define MQ200_GCC_ABGR888	0x7
    145        1.2  takemura #	define MQ200_GCC_PALRGB		0x7
    146        1.2  takemura #	define MQ200_GCC_16BPP_DIRECT	0xc
    147        1.2  takemura #	define MQ200_GCC_24BPP_DIRECT	0xd
    148        1.2  takemura #	define MQ200_GCC_ARGB888_DIRECT 0xe
    149        1.2  takemura #	define MQ200_GCC_PALBGR_DIRECT	0xe
    150        1.2  takemura #	define MQ200_GCC_ABGR888_DIRECT 0xf
    151        1.2  takemura #	define MQ200_GCC_PALRGB_DIRECT	0xf
    152        1.2  takemura 
    153        1.3  takemura /* GC CRT Control (GC1only)	*/
    154        1.3  takemura #define MQ200_GC1CRTCR		MQ200_GCR(0x01)
    155        1.3  takemura #	define MQ200_GC1CRTC_DACEN		(1<<0)
    156        1.3  takemura #	define MQ200_GC1CRTC_HSYNC_PMCLK	(1<<2)
    157        1.3  takemura #	define MQ200_GC1CRTC_VSYNC_PMCLK	(1<<3)
    158        1.3  takemura #	define MQ200_GC1CRTC_HSYNC_PMMASK	0x00000030
    159        1.3  takemura #	define MQ200_GC1CRTC_HSYNC_PMNORMAL	0x00000000
    160        1.3  takemura #	define MQ200_GC1CRTC_HSYNC_PMLOW	0x00000010
    161        1.3  takemura #	define MQ200_GC1CRTC_HSYNC_PMHIGH	0x00000020
    162        1.3  takemura #	define MQ200_GC1CRTC_VSYNC_PMMASK	0x000000c0
    163        1.3  takemura #	define MQ200_GC1CRTC_VSYNC_PMNORMAL	0x00000000
    164        1.3  takemura #	define MQ200_GC1CRTC_VSYNC_PMLOW	0x00000040
    165        1.3  takemura #	define MQ200_GC1CRTC_VSYNC_PMHIGH	0x00000080
    166        1.3  takemura #	define MQ200_GC1CRTC_HSYNC_ACTVHIGH	(0<<8)
    167        1.3  takemura #	define MQ200_GC1CRTC_HSYNC_ACTVLOW	(1<<8)
    168        1.3  takemura #	define MQ200_GC1CRTC_VSYNC_ACTVHIGH	(0<<9)
    169        1.3  takemura #	define MQ200_GC1CRTC_VSYNC_ACTVLOW	(1<<9)
    170        1.3  takemura #	define MQ200_GC1CRTC_SYNC_PEDESTAL_EN	(1<<10)
    171        1.3  takemura #	define MQ200_GC1CRTC_BLANK_PEDESTAL_EN	(1<<11)
    172        1.3  takemura #	define MQ200_GC1CRTC_COMPOSITE_SYNC_EN	(1<<12)
    173        1.3  takemura #	define MQ200_GC1CRTC_VREF_INTR		(0<<13)
    174        1.3  takemura #	define MQ200_GC1CRTC_VREF_EXTR		(1<<13)
    175        1.3  takemura #	define MQ200_GC1CRTC_MONITOR_SENCE_EN	(1<<14)
    176        1.3  takemura #	define MQ200_GC1CRTC_CONSTANT_OUTPUT_EN	(1<<15)
    177        1.3  takemura #	define MQ200_GC1CRTC_OUTPUT_LEVEL_MASK	0x00ff0000
    178        1.3  takemura #	define MQ200_GC1CRTC_OUTPUT_LEVEL_SHIFT	16
    179        1.3  takemura #	define MQ200_GC1CRTC_BLUE_NOTLOADED	(1<<24)
    180        1.3  takemura #	define MQ200_GC1CRTC_RED_NOTLOADED	(1<<25)
    181        1.3  takemura #	define MQ200_GC1CRTC_GREEN_NOTLOADED	(1<<26)
    182        1.2  takemura 	/* bit 27 is reserved */
    183        1.3  takemura #	define MQ200_GC1CRTC_COLOR		(0<<28)
    184        1.3  takemura #	define MQ200_GC1CRTC_MONO		(1<<28)
    185        1.2  takemura 	/* bits 31-29 are reserved */
    186        1.2  takemura 
    187        1.3  takemura /* GC CRC Control (GC2 only)	*/
    188        1.3  takemura #define MQ200_GC2CRCCR		MQ200_GCR(0x21)
    189        1.3  takemura #	define MQ200_GC2CRCC_ENABLE		(1<<0)
    190        1.3  takemura #	define MQ200_GC2CRCC_WAIT1VSYNC		(0<<1)
    191        1.3  takemura #	define MQ200_GC2CRCC_WAIT2VSYNC		(1<<1)
    192        1.3  takemura #	define MQ200_GC2CRCC_BLUE		(0x0<<2)
    193        1.3  takemura #	define MQ200_GC2CRCC_GREEN		(0x1<<2)
    194        1.3  takemura #	define MQ200_GC2CRCC_RED		(0x2<<2)
    195        1.3  takemura #	define MQ200_GC2CRCC_RESULT_SHIFT	8
    196        1.3  takemura #	define MQ200_GC2CRCC_RESULT_MASK	0x3fffff00
    197        1.3  takemura 
    198        1.3  takemura /* GC Hotizontal Display Control (GC02R and GC22R)	*/
    199        1.2  takemura #define MQ200_GCHDCR(n)		(MQ200_GC(n)+0x08)
    200        1.3  takemura #	define MQ200_GC1HDC_TOTAL_MASK		0x00000fff
    201        1.3  takemura #	define MQ200_GC1HDC_TOTAL_SHIFT		0
    202        1.2  takemura 	/* bits 15-12 are reserved */
    203        1.2  takemura #	define MQ200_GCHDC_END_MASK		0x0fff0000
    204        1.2  takemura #	define MQ200_GCHDC_END_SHIFT		16
    205        1.2  takemura 	/* bits 31-28 are reserved */
    206        1.2  takemura 
    207        1.3  takemura /* GC Vertical Display Control (GC03R and GC23R)	*/
    208        1.2  takemura #define MQ200_GCVDCR(n)		(MQ200_GC(n)+0x0c)
    209        1.4  takemura #	define MQ200_GC1VDC_TOTAL_MASK		0x00000fff
    210        1.4  takemura #	define MQ200_GC1VDC_TOTAL_SHIFT		0
    211        1.2  takemura 	/* bits 15-12 are reserved */
    212        1.2  takemura #	define MQ200_GCVDC_END_MASK		0x0fff0000
    213        1.2  takemura #	define MQ200_GCVDC_END_SHIFT		16
    214        1.2  takemura 	/* bits 31-28 are reserved */
    215        1.2  takemura 
    216        1.3  takemura /* GC Hotizontal Sync Control (GC04R and GC24R)	*/
    217        1.2  takemura #define MQ200_GCHSCR(n)		(MQ200_GC(n)+0x10)
    218        1.2  takemura #	define MQ200_GCHSC_START_MASK		0x00000fff
    219        1.2  takemura #	define MQ200_GCHSC_START_SHIFT		0
    220        1.2  takemura 	/* bits 15-12 are reserved */
    221        1.2  takemura #	define MQ200_GCHSC_END_MASK		0x0fff0000
    222        1.2  takemura #	define MQ200_GCHSC_END_SHIFT		16
    223        1.2  takemura 	/* bits 31-28 are reserved */
    224        1.2  takemura 
    225        1.3  takemura /* GC Vertical Sync Control (GC05R and GC25R)	*/
    226        1.2  takemura #define MQ200_GCVSCR(n)		(MQ200_GC(n)+0x14)
    227        1.2  takemura #	define MQ200_GCVSC_START_MASK		0x00000fff
    228        1.2  takemura #	define MQ200_GCVSC_START_SHIFT		0
    229        1.2  takemura 	/* bits 15-12 are reserved */
    230        1.2  takemura #	define MQ200_GCVSC_END_MASK		0x0fff0000
    231        1.2  takemura #	define MQ200_GCVSC_END_SHIFT		16
    232        1.2  takemura 	/* bits 31-28 are reserved */
    233        1.2  takemura 
    234        1.3  takemura /* GC Vertical Display Count (GC07R)	*/
    235        1.3  takemura #define MQ200_GC1VDCNTR		MQ200_GCR(0x07)
    236        1.3  takemura #	define MQ200_GC1VDCNT_MASK		0x00000fff
    237        1.2  takemura 	/* bits 31-12 are reserved */
    238        1.2  takemura 
    239        1.3  takemura /* GC Window Horizontal Control (GC08R and GC28R)	*/
    240        1.3  takemura #define MQ200_GCWHCR(n)		(MQ200_GC(n)+0x20)
    241        1.3  takemura #	define MQ200_GCWHC_START_MASK		0x00000fff
    242        1.3  takemura #	define MQ200_GCWHC_START_SHIFT		0
    243        1.2  takemura 	/* bits 15-12 are reserved */
    244        1.3  takemura #	define MQ200_GCWHC_WIDTH_MASK		0x0fff0000
    245        1.3  takemura #	define MQ200_GCWHC_WIDTH_SHIFT		16
    246        1.3  takemura 	/* ALD: Additional Line Delta (GC1 only) */
    247        1.3  takemura #	define MQ200_GC1WHC_ALD_MASK		0xf0000000
    248        1.3  takemura #	define MQ200_GC1WHC_ALD_SHIFT		28
    249        1.3  takemura 
    250        1.3  takemura /* GC Window Vertical Control (GC09R and GC29R)	*/
    251        1.3  takemura #define MQ200_GCWVCR(n)		(MQ200_GC(n)+0x24)
    252        1.3  takemura #	define MQ200_GCWVC_START_MASK		0x00000fff
    253        1.3  takemura #	define MQ200_GCWVC_START_SHIFT		0
    254        1.2  takemura 	/* bits 15-12 are reserved */
    255        1.3  takemura #	define MQ200_GCWVC_HEIGHT_MASK		0x0fff0000
    256        1.3  takemura #	define MQ200_GCWVC_HEIGHT_SHIFT		16
    257        1.2  takemura 	/* bits 31-28 are reserved */
    258        1.2  takemura 
    259        1.3  takemura /* GC Altarnate Window Horizontal Control (GC0AR and GC2AR)	*/
    260        1.3  takemura #define MQ200_GCAWHCR(n)	(MQ200_GC(n)+0x28)
    261        1.3  takemura #	define MQ200_GCAWHC_START_MASK		0x00000fff
    262        1.3  takemura #	define MQ200_GCAWHC_START_SHIFT		0
    263        1.2  takemura 	/* bits 15-12 are reserved */
    264        1.3  takemura #	define MQ200_GCAWHC_WIDTH_MASK		0x0fff0000
    265        1.3  takemura #	define MQ200_GCAWHC_WIDTH_SHIFT		16
    266        1.3  takemura 	/* ALD: Additional Line Delta (GC1 only) */
    267        1.3  takemura #	define MQ200_GC1AWHC_ALD_MASK		0xf0000000
    268        1.3  takemura #	define MQ200_GC1AWHC_ALD_SHIFT		28
    269        1.3  takemura 
    270        1.3  takemura /* GC Alternate Window Vertical Control (GC0BR and GC2BR)	*/
    271        1.3  takemura #define MQ200_GCAWVCR(n)	(MQ200_GC(n)+0x2C)
    272        1.3  takemura #	define MQ200_GCAWVC_START_MASK		0x00000fff
    273        1.3  takemura #	define MQ200_GCAWVC_START_SHIFT		0
    274        1.2  takemura 	/* bits 15-12 are reserved */
    275        1.3  takemura #	define MQ200_GCAWVC_HEIGHT_MASK		0x0fff0000
    276        1.3  takemura #	define MQ200_GCAWVC_HEIGHT_SHIFT	16
    277        1.2  takemura 	/* bits 31-28 are reserved */
    278        1.2  takemura 
    279        1.3  takemura /* GC Window Start Address (GC0CR and GC2CR)	*/
    280        1.2  takemura #define MQ200_GCWSAR(n)		(MQ200_GC(n)+0x30)
    281        1.2  takemura #	define MQ200_GCWSA_MASK		0x000fffff
    282        1.2  takemura 	/* bits 31-21 are reserved */
    283        1.2  takemura 
    284        1.3  takemura /* GC Alternate Window Start Address (GC0DR and GC2DR)	*/
    285        1.2  takemura #define MQ200_GCAWSAR(n)	(MQ200_GC(n)+0x34)
    286        1.2  takemura #	define MQ200_GCAWSA_MASK	0x000fffff
    287        1.2  takemura 	/* bits 24-21 are reserved */
    288        1.2  takemura #	define MQ200_GCAWPI_MASK	0xfe000000
    289  1.10.98.1  uebayasi #	define MQ200_GCAWPI_SHIFT	24	/* XXX, 24 could be useful
    290        1.2  takemura 						   than 23 */
    291        1.2  takemura 
    292        1.3  takemura /* GC Window Stride (GC0ER and GC2ER)	*/
    293        1.2  takemura #define MQ200_GCWSTR(n)		(MQ200_GC(n)+0x38)
    294        1.2  takemura #	define MQ200_GCWST_MASK		0x0000ffff
    295        1.2  takemura #	define MQ200_GCWST_SHIFT	0
    296        1.3  takemura #	define MQ200_GCAWST_MASK	0xffff0000
    297        1.3  takemura #	define MQ200_GCAWST_SHIFT	16
    298        1.3  takemura 
    299        1.3  takemura /* GC2 Line Size (GC2 only, GC2FR)	*/
    300        1.3  takemura #define MQ200_GC2LSR		MQ200_GCR(0x2f)
    301        1.3  takemura #	define MQ200_GC2WLS_MASK	0x00003fff
    302        1.3  takemura #	define MQ200_GC2WLS_SHIFT	0
    303        1.3  takemura #	define MQ200_GC2AWLS_MASK	0x3fff0000
    304        1.3  takemura #	define MQ200_GC2AWLS_SHIFT	16
    305        1.3  takemura 
    306        1.2  takemura 
    307        1.3  takemura /* GC Hardware Cursor Position (GC10R and GC30R)	*/
    308        1.2  takemura #define MQ200_GCHCPR(n)		(MQ200_GC(n)+0x40)
    309        1.2  takemura #	define MQ200_GCHCP_HSTART_MASK		0x00000fff
    310        1.2  takemura #	define MQ200_GCHCP_HSTART_SHIFT		0
    311        1.2  takemura 	/* bits 15-12 are reserved */
    312        1.2  takemura #	define MQ200_GCHCP_VSTART_MASK		0x0fff0000
    313        1.2  takemura #	define MQ200_GCHCP_VSTART_SHIFT		16
    314        1.2  takemura 	/* bits 31-28 are reserved */
    315        1.2  takemura 
    316        1.3  takemura /* GC Hardware Start Address and Offset (GC11R and GC31R)	*/
    317        1.2  takemura #define MQ200_GCHCAOR(n)		(MQ200_GC(n)+0x44)
    318        1.2  takemura #	define MQ200_GCHCAO_ADDR_MASK		0x00000fff
    319        1.2  takemura #	define MQ200_GCHCAO_ADDR_SHIFT		0
    320        1.2  takemura 	/* bits 15-12 are reserved */
    321        1.2  takemura #	define MQ200_GCHCAO_HOFFSET_MASK	0x003f0000
    322        1.2  takemura #	define MQ200_GCHCAO_HOFFSET_SHIFT	16
    323        1.2  takemura 	/* bits 23-22 are reserved */
    324        1.2  takemura #	define MQ200_GCHCAO_VOFFSET_MASK	0x3f000000
    325        1.2  takemura #	define MQ200_GCHCAO_VOFFSET_SHIFT	24
    326        1.2  takemura 	/* bits 31-30 are reserved */
    327        1.2  takemura 
    328        1.3  takemura /* GC Hardware Cursor Foreground Color (GC13R and GC33R)	*/
    329        1.2  takemura #define MQ200_GCHCFCR(n)	(MQ200_GC(n)+0x48)
    330        1.2  takemura #	define MQ200_GCHCFC_MASK		0x00ffffff
    331        1.2  takemura 	/* you can use MQ200_GC_RGB macro	*/
    332        1.2  takemura 	/* bits 31-24 are reserved */
    333        1.2  takemura 
    334        1.3  takemura /* GC Hardware Cursor Background Color (GC14R and GC34R)	*/
    335        1.2  takemura #define MQ200_GCHCBCR(n)	(MQ200_GC(n)+0x4c)
    336        1.2  takemura #	define MQ200_GCHCBC_MASK		0x00ffffff
    337        1.2  takemura 	/* you can use MQ200_GC_RGB macro	*/
    338        1.2  takemura 	/* bits 31-24 are reserved */
    339        1.2  takemura 
    340        1.2  takemura #define MQ200_GC1CR		MQ200_GCCR(0)
    341        1.2  takemura #define MQ200_GC1HDCR		MQ200_GCHDCR(0)
    342        1.2  takemura #define MQ200_GC1VDCR		MQ200_GCVDCR(0)
    343        1.2  takemura #define MQ200_GC1HSCR		MQ200_GCHSCR(0)
    344        1.2  takemura #define MQ200_GC1VSCR		MQ200_GCVSCR(0)
    345        1.2  takemura #define MQ200_GC1HWCR		MQ200_GCHWCR(0)
    346        1.2  takemura #define MQ200_GC1VWCR		MQ200_GCVWCR(0)
    347        1.2  takemura #define MQ200_GC1HAWCR		MQ200_GCHAWCR(0)
    348        1.2  takemura #define MQ200_GC1AVWCR		MQ200_GCAVWCR(0)
    349        1.2  takemura #define MQ200_GC1WSAR		MQ200_GCWSAR(0)
    350        1.2  takemura #define MQ200_GC1AWSAR		MQ200_GCAWSAR(0)
    351        1.2  takemura #define MQ200_GC1WSTR		MQ200_GCWSTR(0)
    352        1.2  takemura #define MQ200_GC1HCPR		MQ200_GCHCPR(0)
    353        1.2  takemura #define MQ200_GC1HCAOR		MQ200_GCHCAOR(0)
    354        1.2  takemura #define MQ200_GC1HCFCR		MQ200_GCHCFCR(0)
    355        1.2  takemura #define MQ200_GC1HCBCR		MQ200_GCHCBCR(0)
    356        1.2  takemura 
    357        1.2  takemura #define MQ200_GC2CR		MQ200_GCCR(1)
    358        1.2  takemura #define MQ200_GC2HDCR		MQ200_GCHDCR(1)
    359        1.2  takemura #define MQ200_GC2VDCR		MQ200_GCVDCR(1)
    360        1.2  takemura #define MQ200_GC2HSCR		MQ200_GCHSCR(1)
    361        1.2  takemura #define MQ200_GC2VSCR		MQ200_GCVSCR(1)
    362        1.2  takemura #define MQ200_GC2HWCR		MQ200_GCHWCR(1)
    363        1.2  takemura #define MQ200_GC2VWCR		MQ200_GCVWCR(1)
    364        1.2  takemura #define MQ200_GC2HAWCR		MQ200_GCHAWCR(1)
    365        1.2  takemura #define MQ200_GC2AVWCR		MQ200_GCAVWCR(1)
    366        1.2  takemura #define MQ200_GC2WSAR		MQ200_GCWSAR(1)
    367        1.2  takemura #define MQ200_GC2AWSAR		MQ200_GCAWSAR(1)
    368        1.2  takemura #define MQ200_GC2WSTR		MQ200_GCWSTR(1)
    369        1.2  takemura #define MQ200_GC2HCPR		MQ200_GCHCPR(1)
    370        1.2  takemura #define MQ200_GC2HCAOR		MQ200_GCHCAOR(1)
    371        1.2  takemura #define MQ200_GC2HCFCR		MQ200_GCHCFCR(1)
    372        1.2  takemura #define MQ200_GC2HCBCR		MQ200_GCHCBCR(1)
    373        1.2  takemura 
    374        1.2  takemura /*
    375        1.2  takemura  * Graphics Engine
    376        1.2  takemura  */
    377        1.2  takemura 
    378        1.2  takemura /*
    379        1.8       wiz  * Flat Pannel Controller
    380        1.2  takemura  */
    381        1.3  takemura #define MQ200_FPR(n)		(MQ200_FP + (n)*4)
    382        1.3  takemura /* FP Control	(FP00R)	*/
    383        1.3  takemura #define MQ200_FPCR		MQ200_FPR(0)
    384        1.3  takemura #	define MQ200_FPC_ENABLE		(1<<0)
    385        1.2  takemura #	define MQ200_FPC_GC1		(0<<1)
    386        1.2  takemura #	define MQ200_FPC_GC2		(1<<1)
    387        1.3  takemura #	define MQ200_FPC_TYPE_MASK	0x000000fc
    388        1.3  takemura #	define MQ200_FPC_TYPE_SHIFT	2
    389        1.3  takemura 
    390        1.2  takemura #	define MQ200_FPC_TFT		(0<<2)
    391        1.2  takemura #	define MQ200_FPC_SSTN		(1<<2)
    392        1.2  takemura #	define MQ200_FPC_DSTN		(2<<2)
    393        1.3  takemura 
    394        1.3  takemura #	define MQ200_FPC_COLOR		(0<<4)
    395        1.2  takemura #	define MQ200_FPC_MONO		(1<<4)
    396        1.3  takemura 
    397        1.3  takemura #	define MQ200_FPC_TFTCOLOR	(MQ200_FPC_TFT|MQ200_FPC_COLOR)
    398        1.3  takemura #	define MQ200_FPC_SSTNCOLOR	(MQ200_FPC_SSTN|MQ200_FPC_COLOR)
    399        1.3  takemura #	define MQ200_FPC_DSTNCOLOR	(MQ200_FPC_DSTN|MQ200_FPC_COLOR)
    400        1.3  takemura 
    401        1.3  takemura #	define MQ200_FPC_TFTMONO	(MQ200_FPC_TFT|MQ200_FPC_MONO)
    402        1.3  takemura #	define MQ200_FPC_SSTNMONO	(MQ200_FPC_SSTN|MQ200_FPC_MONO)
    403        1.3  takemura #	define MQ200_FPC_DSTNMONO	(MQ200_FPC_DSTN|MQ200_FPC_MONO)
    404        1.3  takemura 
    405        1.3  takemura #	define MQ200_FPC_TFT4MONO	((0<<5)|MQ200_FPC_TFTMONO)
    406        1.3  takemura #	define MQ200_FPC_TFT12		((0<<5)|MQ200_FPC_TFTCOLOR)
    407        1.3  takemura #	define MQ200_FPC_SSTN4		((0<<5)|MQ200_FPC_SSTNCOLOR)
    408        1.3  takemura #	define MQ200_FPC_DSTN8		((0<<5)|MQ200_FPC_DSTNCOLOR)
    409        1.3  takemura #	define MQ200_FPC_TFT6MONO	((1<<5)|MQ200_FPC_TFTMONO)
    410        1.3  takemura #	define MQ200_FPC_TFT18		((1<<5)|MQ200_FPC_TFTCOLOR)
    411        1.3  takemura #	define MQ200_FPC_SSTN8		((1<<5)|MQ200_FPC_SSTNCOLOR)
    412        1.3  takemura #	define MQ200_FPC_DSTN16		((1<<5)|MQ200_FPC_DSTNCOLOR)
    413        1.3  takemura #	define MQ200_FPC_TFT8MONO	((2<<5)|MQ200_FPC_TFTMONO)
    414        1.3  takemura #	define MQ200_FPC_TFT24		((2<<5)|MQ200_FPC_TFTCOLOR)
    415        1.3  takemura #	define MQ200_FPC_SSTN12		((2<<5)|MQ200_FPC_SSTNCOLOR)
    416        1.3  takemura #	define MQ200_FPC_DSTN24		((2<<5)|MQ200_FPC_DSTNCOLOR)
    417        1.3  takemura #	define MQ200_FPC_SSTN16		((3<<5)|MQ200_FPC_SSTNCOLOR)
    418        1.3  takemura #	define MQ200_FPC_SSTN24		((4<<5)|MQ200_FPC_SSTNCOLOR)
    419        1.2  takemura #	define MQ200_FPC_DITH_DISABLE	(0<<8)
    420        1.2  takemura #	define MQ200_FPC_DITH_PTRN1	(1<<8)
    421        1.2  takemura #	define MQ200_FPC_DITH_PTRN2	(2<<8)
    422        1.2  takemura #	define MQ200_FPC_DITH_PTRN3	(3<<8)
    423        1.2  takemura 	/* bits 11-10 are reserved */
    424        1.2  takemura #	define MQ200_FPC_DITH_BC_MASK	0x00007000
    425        1.2  takemura #	define MQ200_FPC_DITH_BC_SHIFT	12
    426        1.2  takemura #	define MQ200_FPC_FRC_DISABLE_ALTWIN	(1<<15)
    427        1.2  takemura #	define MQ200_FPC_FRC_2LEVEL	(0<<16)
    428        1.2  takemura #	define MQ200_FPC_FRC_4LEVEL	(1<<16)
    429        1.2  takemura #	define MQ200_FPC_FRC_8LEVEL	(2<<16)
    430        1.2  takemura #	define MQ200_FPC_FRC_16LEVEL	(3<<16)
    431        1.2  takemura #	define MQ200_FPC_DITH_ADJ_MASK	0x0ffc0000
    432        1.2  takemura #	define MQ200_FPC_DITH_ADJ_SHIFT 18
    433        1.2  takemura #	define MQ200_FPC_DITH_ADJ_VAL	0x018
    434        1.2  takemura #	define MQ200_FPC_DITH_ADJ1_MASK	0x00fc0000
    435        1.2  takemura #	define MQ200_FPC_DITH_ADJ1_SHIFT 18
    436        1.2  takemura #	define MQ200_FPC_DITH_ADJ1_VAL	0x18
    437        1.2  takemura #	define MQ200_FPC_DITH_ADJ2_MASK	0x07000000
    438        1.2  takemura #	define MQ200_FPC_DITH_ADJ2_SHIFT 24
    439        1.2  takemura #	define MQ200_FPC_DITH_ADJ2_VAL	0x0
    440        1.2  takemura #	define MQ200_FPC_DITH_ADJ3_MASK	0x08000000
    441        1.2  takemura #	define MQ200_FPC_DITH_ADJ3_SHIFT 27
    442        1.2  takemura #	define MQ200_FPC_DITH_ADJ3_VAL	0x0
    443        1.2  takemura #	define MQ200_FPC_TESTMODE0	(1<<28)
    444        1.2  takemura #	define MQ200_FPC_TESTMODE1	(1<<29)
    445        1.2  takemura #	define MQ200_FPC_TESTMODE2	(1<<30)
    446        1.2  takemura #	define MQ200_FPC_TESTMODE3	(1<<31)
    447        1.2  takemura 
    448        1.3  takemura /* FP Output Pin Control	(FP01R)	*/
    449        1.3  takemura #define MQ200_FPPCR		MQ200_FPR(1)
    450        1.2  takemura #	define MQ200_FPPC_PIN_LOW	(1<<0)
    451        1.2  takemura #	define MQ200_FPPC_INVERSION_EN	(1<<1)
    452        1.2  takemura #	define MQ200_FPPC_FDE_COMPOSITE	(0<<2)
    453        1.2  takemura #	define MQ200_FPPC_FDE_HORIZONTAL (1<<2)
    454        1.2  takemura #	define MQ200_FPPC_FDE_FMOD_EN	(1<<3)
    455        1.2  takemura #	define MQ200_FPPC_FD2_DATAK	(0<<4)
    456        1.2  takemura #	define MQ200_FPPC_FD2_SHIFTCLK	(1<<4)
    457        1.2  takemura #	define MQ200_FPPC_FSCLK_EN	(1<<5)
    458        1.2  takemura #	define MQ200_FPPC_SHIFTCLK_DIV2	(1<<6)
    459        1.2  takemura #	define MQ200_FPPC_SHIFTCLK_MASK	(1<<7)
    460        1.2  takemura #	define MQ200_FPPC_STNLP_BLANK	(1<<8)
    461        1.2  takemura #	define MQ200_FPPC_SHIFTCLK_BLANK (1<<9)
    462        1.2  takemura #	define MQ200_FPPC_STNEXLP_EN	(1<<10)
    463        1.2  takemura 	/* bit 11 is reserved */
    464        1.2  takemura #	define MQ200_FPPC_FD2_MAX	(0<<12)
    465        1.2  takemura #	define MQ200_FPPC_FD2_MID	(1<<12)
    466        1.2  takemura #	define MQ200_FPPC_FD2_MID2	(2<<12)
    467        1.2  takemura #	define MQ200_FPPC_FD2_MIN	(3<<12)
    468        1.2  takemura #	define MQ200_FPPC_DRV_MAX	(0<<12)
    469        1.2  takemura #	define MQ200_FPPC_DRV_MID	(1<<12)
    470        1.2  takemura #	define MQ200_FPPC_DRV_MID2	(2<<12)
    471        1.2  takemura #	define MQ200_FPPC_DRV_MIN	(3<<12)
    472        1.2  takemura #	define MQ200_FPPC_FD2_ACTVHIGH	(0<<16)
    473        1.2  takemura #	define MQ200_FPPC_FD2_ACTVLOW	(1<<16)
    474        1.2  takemura #	define MQ200_FPPC_ACTVHIGH	(0<<17)
    475        1.2  takemura #	define MQ200_FPPC_ACTVLOW	(1<<17)
    476        1.2  takemura #	define MQ200_FPPC_FDE_ACTVHIGH	(0<<18)
    477        1.2  takemura #	define MQ200_FPPC_FDE_ACTVLOW	(1<<18)
    478        1.2  takemura #	define MQ200_FPPC_FHSYNC_ACTVHIGH (0<<19)
    479        1.2  takemura #	define MQ200_FPPC_FHSYNC_ACTVLOW (1<<19)
    480        1.2  takemura #	define MQ200_FPPC_FVSYNC_ACTVHIGH (0<<20)
    481        1.2  takemura #	define MQ200_FPPC_FVSYNC_ACTVLOW (1<<20)
    482        1.2  takemura #	define MQ200_FPPC_FSCLK_ACTVHIGH (0<<21)
    483        1.2  takemura #	define MQ200_FPPC_FSCLK_ACTVLOW	(1<<21)
    484        1.2  takemura #	define MQ200_FPPC_FSCLK_MAX	(0<<22)
    485        1.2  takemura #	define MQ200_FPPC_FSCLK_MID	(1<<22)
    486        1.2  takemura #	define MQ200_FPPC_FSCLK_MID2	(2<<22)
    487        1.2  takemura #	define MQ200_FPPC_FSCLK_MIN	(3<<22)
    488        1.2  takemura #	define MQ200_FPPC_FSCLK_DELAY_MASK 0x07000000
    489        1.2  takemura #	define MQ200_FPPC_FSCLK_DELAY_SHIFT 24
    490        1.2  takemura 	/* bits 31-27 are reserved */
    491        1.2  takemura 
    492        1.3  takemura /* FP General Purpose Output Port Control	(FP02R)	*/
    493        1.3  takemura #define MQ200_FPGPOCR		MQ200_FPR(2)
    494        1.2  takemura #	define MQ200_FPGPOC_ENCTL_EN	(0<<0)
    495        1.2  takemura #	define MQ200_FPGPOC_GPO0_EN	(1<<0)
    496        1.2  takemura #	define MQ200_FPGPOC_OSCCLK_EN	(2<<0)
    497        1.2  takemura #	define MQ200_FPGPOC_PLL3_EN	(3<<0)
    498        1.2  takemura #	define MQ200_FPGPOC_ENVEE_EN	(0<<2)
    499        1.2  takemura #	define MQ200_FPGPOC_GPO1_EN	(1<<2)
    500        1.2  takemura #	define MQ200_FPGPOC_PWM0_EN	(0<<4)
    501        1.2  takemura #	define MQ200_FPGPOC_GPO2_EN	(1<<4)
    502        1.2  takemura #	define MQ200_FPGPOC_PWM1_EN	(0<<6)
    503        1.2  takemura #	define MQ200_FPGPOC_GPO3_EN	(1<<6)
    504        1.2  takemura #	define MQ200_FPGPOC_ENVDD_EN	(0<<8)
    505        1.2  takemura #	define MQ200_FPGPOC_GPO4_EN	(1<<9)
    506        1.2  takemura #	define MQ200_FPGPOC_PWM_MAX	(0<<10)
    507        1.2  takemura #	define MQ200_FPGPOC_PWM_MID	(1<<10)
    508        1.2  takemura #	define MQ200_FPGPOC_PWM_MID2	(2<<10)
    509        1.2  takemura #	define MQ200_FPGPOC_PWM_MIN	(3<<10)
    510        1.2  takemura #	define MQ200_FPGPOC_GPO_MAX	(0<<12)
    511        1.2  takemura #	define MQ200_FPGPOC_GPO_MID	(1<<12)
    512        1.2  takemura #	define MQ200_FPGPOC_GPO_MID2	(2<<12)
    513        1.2  takemura #	define MQ200_FPGPOC_GPO_MIN	(3<<12)
    514        1.2  takemura #	define MQ200_FPGPOC_DRV_MAX	(0<<14)
    515        1.2  takemura #	define MQ200_FPGPOC_DRV_MID	(1<<14)
    516        1.2  takemura #	define MQ200_FPGPOC_DRV_MID2	(2<<14)
    517        1.2  takemura #	define MQ200_FPGPOC_DRV_MIN	(3<<14)
    518        1.2  takemura #	define MQ200_FPGPOC_GPO0	(1<<16)
    519        1.2  takemura #	define MQ200_FPGPOC_GPO1	(1<<17)
    520        1.2  takemura #	define MQ200_FPGPOC_GPO2	(1<<18)
    521        1.2  takemura #	define MQ200_FPGPOC_GPO3	(1<<19)
    522        1.2  takemura #	define MQ200_FPGPOC_GPO4	(1<<20)
    523        1.2  takemura 	/* bits 31-21 are reserved */
    524        1.2  takemura 
    525        1.3  takemura /* FP General Purpose I/O Port Control	(FP03R)	*/
    526        1.3  takemura #define MQ200_FPGPOICR		MQ200_FPR(3)
    527        1.2  takemura #	define MQ200_FPGPIOC_INPUT0_EN	(0<<0)
    528        1.2  takemura #	define MQ200_FPGPIOC_OUTPUT0_EN	(1<<0
    529        1.2  takemura #	define MQ200_FPGPIOC_PLL1_EN	(2<<0)
    530        1.2  takemura #	define MQ200_FPGPIOC_CRCBLUE_EN	(3<<0)
    531        1.2  takemura #	define MQ200_FPGPIOC_INPUT1_EN	(0<<2)
    532        1.2  takemura #	define MQ200_FPGPIOC_OUTPUT1_EN	(1<<2
    533        1.2  takemura #	define MQ200_FPGPIOC_PLL2_EN	(2<<2)
    534        1.2  takemura #	define MQ200_FPGPIOC_CRCGREEN_EN (3<<2)
    535        1.2  takemura #	define MQ200_FPGPIOC_INPUT2_EN	(0<<4)
    536        1.2  takemura #	define MQ200_FPGPIOC_OUTPUT2_EN	(1<<4
    537        1.2  takemura #	define MQ200_FPGPIOC_PMCLK_EN	(2<<4)
    538        1.2  takemura #	define MQ200_FPGPIOC_CRCRED_EN	(3<<4)
    539        1.2  takemura 	/* bits 15-6 are reserved */
    540        1.2  takemura #	define MQ200_FPGPIOC_OUTPUT0	(1<<16)
    541        1.2  takemura #	define MQ200_FPGPIOC_OUTPUT1	(1<<17)
    542        1.2  takemura #	define MQ200_FPGPIOC_OUTPUT2	(1<<18)
    543        1.2  takemura 	/* bits 23-19 are reserved */
    544        1.2  takemura #	define MQ200_FPGPIOC_INPUT0	(1<<24)
    545        1.2  takemura #	define MQ200_FPGPIOC_INPUT1	(1<<25)
    546        1.2  takemura #	define MQ200_FPGPIOC_INPUT2	(1<<26)
    547        1.2  takemura 	/* bits 31-27 are reserved */
    548        1.2  takemura 
    549        1.3  takemura /* FP STN Panel Control	(FP04R)	*/
    550        1.3  takemura #define MQ200_FPSTNCR		MQ200_FPR(4)
    551        1.2  takemura #	define MQ200_FPSTNC_FRCPRM0_MASK	0x000000ff
    552        1.2  takemura #	define MQ200_FPSTNC_FRCPRM0_SHIFT	0
    553        1.2  takemura #	define MQ200_FPSTNC_FRCPRM1_MASK	0x0000ff00
    554        1.2  takemura #	define MQ200_FPSTNC_FRCPRM1_SHIFT	8
    555        1.2  takemura #	define MQ200_FPSTNC_FRCPRM2_MASK	0x00ff0000
    556        1.2  takemura #	define MQ200_FPSTNC_FRCPRM2_SHIFT	16
    557        1.2  takemura #	define MQ200_FPSTNC_FMOD_MASK		0x7f000000
    558        1.2  takemura #	define MQ200_FPSTNC_FMOD_SHIFT		24
    559        1.2  takemura #	define MQ200_FPSTNC_FMOD_FRAMECLK	(0<<31)
    560        1.2  takemura #	define MQ200_FPSTNC_FMOD_LINECLK	(0<<31)
    561        1.2  takemura 
    562        1.3  takemura /* FP D-STN Half-Frame Buffer Control	(FP05R)	*/
    563        1.3  takemura #define MQ200_FPHFBCR		MQ200_FPR(5)
    564        1.2  takemura #	define MQ200_FPHFBC_START_MASK	0x00003fff
    565        1.2  takemura #	define MQ200_FPHFBC_START_SHIFT	-7	/* XXX, does this work? */
    566        1.2  takemura 	/* bits 15-14 are reserved */
    567        1.2  takemura #	define MQ200_FPHFBC_END_MASK	0xffff0000
    568        1.2  takemura #	define MQ200_FPHFBC_END_SHIFT	(16-4)	/* XXX, does this work? */
    569        1.2  takemura 
    570        1.3  takemura /* FP Pulse Width Modulation Control	(FP0FR)	*/
    571        1.3  takemura #define MQ200_FPPWMCR		MQ200_FPR(0xf)
    572        1.2  takemura #	define MQ200_FPPWMC_PWM0_OSCCLK		(0<<0)
    573        1.2  takemura #	define MQ200_FPPWMC_PWM0_BUSCLK		(1<<0)
    574        1.2  takemura #	define MQ200_FPPWMC_PWM0_PMCLK		(2<<0)
    575        1.2  takemura #	define MQ200_FPPWMC_PWM0_PWSEQ_EN	(0<<2)
    576        1.2  takemura #	define MQ200_FPPWMC_PWM0_PWSEQ_DISABLE	(1<<2)
    577        1.2  takemura 	/* bit 3 is reserved */
    578        1.2  takemura #	define MQ200_FPPWMC_PWM0_DIV_MASK	0x000000f0
    579        1.2  takemura #	define MQ200_FPPWMC_PWM0_DIV_SHIFT	4
    580        1.2  takemura #	define MQ200_FPPWMC_PWM0_DCYCLE_MASK	0x0000ff00
    581        1.2  takemura #	define MQ200_FPPWMC_PWM0_DCYCLE_SHIFT	8
    582        1.2  takemura #	define MQ200_FPPWMC_PWM1_OSCCLK		(0<<16)
    583        1.2  takemura #	define MQ200_FPPWMC_PWM1_BUSCLK		(1<<16)
    584        1.2  takemura #	define MQ200_FPPWMC_PWM1_PMCLK		(2<<16)
    585        1.2  takemura #	define MQ200_FPPWMC_PWM1_PWSEQ_EN	(0<<18)
    586        1.2  takemura #	define MQ200_FPPWMC_PWM1_PWSEQ_DISABLE	(1<<18)
    587        1.2  takemura 	/* bit 19 is reserved */
    588        1.2  takemura #	define MQ200_FPPWMC_PWM1_DIV_MASK	0x00f00000
    589        1.2  takemura #	define MQ200_FPPWMC_PWM1_DIV_SHIFT	20
    590        1.2  takemura #	define MQ200_FPPWMC_PWM1_DCYCLE_MASK	0xff000000
    591        1.2  takemura #	define MQ200_FPPWMC_PWM1_DCYCLE_SHIFT	24
    592        1.2  takemura 
    593        1.3  takemura /* FP Frame Rate Control Pattern	(FP10R to FP2FR)	*/
    594        1.3  takemura #define MQ200_FPFRCPR(n)	MQ200_FPR(0x10+n)
    595        1.2  takemura 
    596        1.3  takemura /* FP Frame Rate Control Weight		(FP30R to FP37R)	*/
    597        1.3  takemura #define MQ200_FPFRCWR(n)	MQ200_FPR(0x30+n)
    598        1.2  takemura 
    599        1.2  takemura /*
    600        1.2  takemura  * Color Palette 1
    601        1.2  takemura  */
    602        1.2  takemura #define MQ200_CP(cp, idx)	(MQ200_CP1 + (idx) * 4)	*/
    603        1.2  takemura #	define MQ200_GC_BLUE_MASK		0x00ff0000
    604        1.2  takemura #	define MQ200_GC_BLUE_SHIFT		16
    605        1.2  takemura #	define MQ200_GC_GREEN_MASK		0x0000ff00
    606        1.2  takemura #	define MQ200_GC_GREEN_SHIFT		8
    607        1.2  takemura #	define MQ200_GC_RED_MASK		0x000000ff
    608        1.2  takemura #	define MQ200_GC_RED_SHIFT		0
    609        1.2  takemura #	define MQ200_GC_RGB(r, g, b) \
    610        1.2  takemura 		(((((unsigned long)(r))&0xff)<<0) | \
    611        1.2  takemura 		    ((((unsigned long)(g))&0xff)<<8) | \
    612        1.2  takemura 		    ((((unsigned long)(b))&0xff)<<16))
    613        1.2  takemura 
    614        1.2  takemura /*
    615        1.9       abs  * Device Configuration
    616        1.2  takemura  */
    617        1.2  takemura 
    618        1.2  takemura /*
    619        1.2  takemura  * PCI configuration space
    620        1.2  takemura  */
    621        1.1  takemura #define MQ200_PC00R		(MQ200_PC+0x00)	/* device/vendor ID	*/
    622        1.1  takemura #define MQ200_PC04R		(MQ200_PC+0x04)	/* command/status	*/
    623        1.1  takemura #define MQ200_PC08R		(MQ200_PC+0x04)	/* calss code/revision	*/
    624        1.1  takemura 
    625        1.1  takemura #define MQ200_PMR		(MQ200_PC+0x40)	/* power management	*/
    626        1.1  takemura #define MQ200_PMCSR		(MQ200_PC+0x44)	/* control/status	*/
    627        1.4  takemura 
    628        1.4  takemura /*
    629        1.4  takemura  * Power Management
    630        1.4  takemura  */
    631        1.4  takemura #define MQ200_PMCR	(MQ200_PM + 0x00)
    632        1.4  takemura #	define MQ200_PMC_PLL1_N		(1<<0)
    633        1.6  takemura #	define MQ200_PMC_PLL1_N_SHIFT	5
    634        1.4  takemura #	define MQ200_PMC_PLL2_ENABLE	(1<<2)
    635        1.4  takemura #	define MQ200_PMC_PLL3_ENABLE	(1<<3)
    636        1.4  takemura #	define MQ200_PMC_IMMEDIATELY	(1<<5)
    637        1.4  takemura #	define MQ200_PMC_GE_ENABLE	(1<<8)
    638        1.4  takemura #	define MQ200_PMC_GE_FORCE_BUSY	(1<<9)
    639        1.4  takemura #	define MQ200_PMC_GE_FORCE_BUSY_LOCAL	(1<<10)
    640        1.4  takemura #	define MQ200_PMC_GE_CLK_MASK	0x00001800
    641        1.4  takemura #	define MQ200_PMC_GE_CLK_SHIFT	11
    642        1.4  takemura #	define MQ200_PMC_GE_CLK_BUS	(0<<11)
    643        1.4  takemura #	define MQ200_PMC_GE_CLK_PLL1	(1<<11)
    644        1.4  takemura #	define MQ200_PMC_GE_CLK_PLL2	(2<<11)
    645        1.4  takemura #	define MQ200_PMC_GE_CLK_PLL3	(3<<11)
    646        1.4  takemura #	define MQ200_PMC_GE_COMMAND_RESET	(1<<13)
    647        1.4  takemura #	define MQ200_PMC_GE_SOURCE_RESET	(1<<14)
    648        1.4  takemura #	define MQ200_PMC_MIU_SEQ_ENABLE	(1<<15)
    649        1.4  takemura #	define MQ200_PMC_D3_REFRESH	(1<<16)
    650        1.4  takemura #	define MQ200_PMC_D4_REFRESH	(1<<17)
    651        1.4  takemura #	define MQ200_PMC_SEQINTVL_MASK	(3<<18)
    652        1.4  takemura #	define MQ200_PMC_SEQINTVL_SHIFT	18
    653        1.4  takemura #	define MQ200_PMC_SEQINTVL_4		(0<<18)
    654        1.4  takemura #	define MQ200_PMC_SEQINTVL_8		(0<<18)
    655        1.4  takemura #	define MQ200_PMC_SEQINTVL_16	(0<<18)
    656        1.4  takemura #	define MQ200_PMC_SEQINTVL_2048	(0<<18)
    657        1.4  takemura #	define MQ200_PMC_FP_SEQINTVL_MASK	(3<<20)
    658        1.4  takemura #	define MQ200_PMC_FP_SEQINTVL_SHIFT	20
    659        1.4  takemura #	define MQ200_PMC_FP_SEQINTVL_512	(0<<20)
    660        1.4  takemura #	define MQ200_PMC_FP_SEQINTVL_1024	(1<<20)
    661        1.4  takemura #	define MQ200_PMC_FP_SEQINTVL_2048	(2<<20)
    662        1.4  takemura #	define MQ200_PMC_FP_SEQINTVL_128K	(3<<20)
    663        1.4  takemura #	define MQ200_PMC_SEQINTVL_ALL	(1<<22)
    664        1.4  takemura #	define MQ200_PMC_TESTMODE	(1<<23)
    665        1.4  takemura #	define MQ200_PMC_STATE_MASK	(3<<24)
    666        1.4  takemura #	define MQ200_PMC_STATE_SHIFT	24
    667        1.4  takemura #	define MQ200_PMC_SEQPROGRESS	(1<<26)
    668        1.4  takemura #define MQ200_PMD1CR	(MQ200_PM + 0x04)
    669        1.4  takemura #define MQ200_PMD2CR	(MQ200_PM + 0x08)
    670        1.4  takemura 
    671        1.4  takemura #define MQ200_DCMISCR	(MQ200_DC + 0x00)
    672        1.4  takemura #	define MQ200_DCMISC_OSC_BYPASS		(1<<0)
    673        1.4  takemura #	define MQ200_DCMISC_OSC_ENABLE		(1<<1)
    674        1.4  takemura #	define MQ200_DCMISC_PLL1_BYPASS		(1<<2)
    675        1.4  takemura #	define MQ200_DCMISC_PLL1_ENABLE		(1<<3)
    676        1.4  takemura #	define MQ200_DCMISC_SA_SLOWBUS		(1<<13)
    677        1.4  takemura #	define MQ200_DCMISC_CHIP_RESET		(1<<14)
    678        1.4  takemura #	define MQ200_DCMISC_MEMSTANDBY_DISABLE	(1<<15)
    679        1.4  takemura #	define MQ200_DCMISC_OSCSHAPER_DISABLE	(1<<24)
    680        1.4  takemura #	define MQ200_DCMISC_FASTPOWSEQ_DISABLE	(1<<25)
    681        1.4  takemura #	define MQ200_DCMISC_OSCFREQ_MASK	(3<<26)
    682        1.4  takemura #	define MQ200_DCMISC_OSCFREQ_12_25	(3<<26)
    683        1.4  takemura 
    684        1.4  takemura /*
    685        1.4  takemura  * Fout = Fref*(M+1)/(N+1)/(2^P)
    686        1.4  takemura  * Fout: PLL output frequency
    687        1.4  takemura  * Fref: reference frequency(internal oscillator or external clock)
    688        1.4  takemura  */
    689        1.5  takemura #define MQ200_PLL1R	(MQ200_DC + 0x00)
    690        1.4  takemura #define MQ200_PLL2R	(MQ200_PM + 0x18)
    691        1.4  takemura #define MQ200_PLL3R	(MQ200_PM + 0x1c)
    692        1.4  takemura #define MQ200_PLL_EXTCLK	(1<<0)
    693        1.4  takemura #define MQ200_PLL_BYPASS	(1<<1)
    694        1.4  takemura #define MQ200_PLL_P_MASK	0x00000070
    695        1.4  takemura #define MQ200_PLL_P_SHIFT	4
    696        1.4  takemura #define MQ200_PLL_N_MASK	0x00001f00
    697        1.4  takemura #define MQ200_PLL_N_SHIFT	8
    698        1.4  takemura #define MQ200_PLL_M_MASK	0x00ff0000
    699        1.4  takemura #define MQ200_PLL_M_SHIFT	16
    700        1.5  takemura #define MQ200_PLL_PARAM_MASK	(MQ200_PLL_P_MASK|MQ200_PLL_N_MASK|MQ200_PLL_M_MASK)
    701        1.4  takemura #define MQ200_PLL_TRIM_MASK	0xf0000000
    702        1.4  takemura #define MQ200_PLL_TRIM_SHIFT	28
    703