plumiobus.c revision 1.3 1 1.3 uch /* $NetBSD: plumiobus.c,v 1.3 2000/02/27 16:28:13 uch Exp $ */
2 1.1 uch
3 1.1 uch /*
4 1.3 uch * Copyright (c) 1999, 2000 by UCHIYAMA Yasushi
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * Redistribution and use in source and binary forms, with or without
8 1.1 uch * modification, are permitted provided that the following conditions
9 1.1 uch * are met:
10 1.1 uch * 1. Redistributions of source code must retain the above copyright
11 1.1 uch * notice, this list of conditions and the following disclaimer.
12 1.1 uch * 2. The name of the developer may NOT be used to endorse or promote products
13 1.1 uch * derived from this software without specific prior written permission.
14 1.1 uch *
15 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 1.1 uch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 1.1 uch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 1.1 uch * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 1.1 uch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 1.1 uch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 1.1 uch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 uch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 1.1 uch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 1.1 uch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 1.1 uch * SUCH DAMAGE.
26 1.1 uch *
27 1.1 uch */
28 1.3 uch #define PLUMIOBUSDEBUG
29 1.1 uch #include "opt_tx39_debug.h"
30 1.1 uch
31 1.1 uch #include <sys/param.h>
32 1.1 uch #include <sys/systm.h>
33 1.1 uch #include <sys/device.h>
34 1.1 uch #include <sys/malloc.h>
35 1.1 uch
36 1.1 uch #include <machine/bus.h>
37 1.1 uch #include <machine/intr.h>
38 1.1 uch
39 1.1 uch #include <hpcmips/tx/tx39var.h>
40 1.1 uch #include <hpcmips/dev/plumvar.h>
41 1.1 uch #include <hpcmips/dev/plumicuvar.h>
42 1.1 uch #include <hpcmips/dev/plumpowervar.h>
43 1.1 uch #include <hpcmips/dev/plumiobusreg.h>
44 1.1 uch #include <hpcmips/dev/plumiobusvar.h>
45 1.1 uch
46 1.1 uch #include "locators.h"
47 1.1 uch
48 1.3 uch #ifdef PLUMIOBUSDEBUG
49 1.3 uch int plumiobus_debug = 0;
50 1.3 uch #define DPRINTF(arg) if (plumiobus_debug) printf arg;
51 1.3 uch #define DPRINTFN(n, arg) if (plumiobus_debug > (n)) printf arg;
52 1.3 uch #else
53 1.3 uch #define DPRINTF(arg)
54 1.3 uch #define DPRINTFN(n, arg)
55 1.3 uch #endif
56 1.3 uch
57 1.1 uch int plumiobus_match __P((struct device*, struct cfdata*, void*));
58 1.1 uch void plumiobus_attach __P((struct device*, struct device*, void*));
59 1.1 uch int plumiobus_print __P((void*, const char*));
60 1.1 uch int plumiobus_search __P((struct device*, struct cfdata*, void*));
61 1.1 uch
62 1.1 uch struct plumisa_resource {
63 1.1 uch int pr_irq;
64 1.1 uch bus_space_tag_t pr_iot;
65 1.1 uch int pr_enabled;
66 1.1 uch };
67 1.1 uch
68 1.1 uch struct plumiobus_softc {
69 1.1 uch struct device sc_dev;
70 1.1 uch plum_chipset_tag_t sc_pc;
71 1.1 uch bus_space_tag_t sc_regt;
72 1.1 uch bus_space_handle_t sc_regh;
73 1.1 uch bus_space_tag_t sc_iot;
74 1.1 uch bus_space_handle_t sc_ioh;
75 1.1 uch struct plumisa_resource sc_isa[PLUM_IOBUS_IO5CSMAX];
76 1.1 uch };
77 1.1 uch
78 1.1 uch struct cfattach plumiobus_ca = {
79 1.1 uch sizeof(struct plumiobus_softc), plumiobus_match, plumiobus_attach
80 1.1 uch };
81 1.1 uch
82 1.3 uch bus_space_tag_t __plumiobus_subregion __P((bus_space_tag_t, bus_addr_t,
83 1.3 uch bus_size_t));
84 1.3 uch #ifdef PLUMIOBUSDEBUG
85 1.1 uch void plumiobus_dump __P((struct plumiobus_softc*));
86 1.3 uch #endif
87 1.1 uch
88 1.1 uch int
89 1.1 uch plumiobus_match(parent, cf, aux)
90 1.1 uch struct device *parent;
91 1.1 uch struct cfdata *cf;
92 1.1 uch void *aux;
93 1.1 uch {
94 1.3 uch return (1);
95 1.1 uch }
96 1.1 uch
97 1.1 uch void
98 1.1 uch plumiobus_attach(parent, self, aux)
99 1.1 uch struct device *parent;
100 1.1 uch struct device *self;
101 1.1 uch void *aux;
102 1.1 uch {
103 1.1 uch struct plum_attach_args *pa = aux;
104 1.1 uch struct plumiobus_softc *sc = (void*)self;
105 1.1 uch struct plumisa_resource *pr;
106 1.1 uch
107 1.1 uch sc->sc_pc = pa->pa_pc;
108 1.1 uch sc->sc_regt = pa->pa_regt;
109 1.1 uch sc->sc_iot = pa->pa_iot;
110 1.1 uch
111 1.1 uch if (bus_space_map(sc->sc_regt, PLUM_IOBUS_REGBASE,
112 1.1 uch PLUM_IOBUS_REGSIZE, 0, &sc->sc_regh)) {
113 1.1 uch printf(": register map failed.\n");
114 1.1 uch return;
115 1.1 uch }
116 1.1 uch printf("\n");
117 1.2 uch plum_power_establish(sc->sc_pc, PLUM_PWR_IO5);
118 1.2 uch
119 1.1 uch /* Address space <-> IRQ mapping */
120 1.1 uch pr = &sc->sc_isa[IO5CS0];
121 1.1 uch pr->pr_irq = PLUM_INT_EXT5IO0;
122 1.1 uch pr->pr_iot = __plumiobus_subregion(
123 1.1 uch sc->sc_iot,
124 1.1 uch PLUM_IOBUS_IOBASE + PLUM_IOBUS_IO5CS0BASE,
125 1.1 uch PLUM_IOBUS_IO5SIZE);
126 1.1 uch
127 1.1 uch pr = &sc->sc_isa[IO5CS1];
128 1.1 uch pr->pr_irq = PLUM_INT_EXT5IO1;
129 1.1 uch pr->pr_iot = __plumiobus_subregion(
130 1.1 uch sc->sc_iot,
131 1.1 uch PLUM_IOBUS_IOBASE + PLUM_IOBUS_IO5CS1BASE,
132 1.1 uch PLUM_IOBUS_IO5SIZE);
133 1.1 uch
134 1.1 uch pr = &sc->sc_isa[IO5CS2];
135 1.1 uch pr->pr_irq = PLUM_INT_EXT5IO2;
136 1.1 uch pr->pr_iot = __plumiobus_subregion(
137 1.1 uch sc->sc_iot,
138 1.1 uch PLUM_IOBUS_IOBASE + PLUM_IOBUS_IO5CS2BASE,
139 1.1 uch PLUM_IOBUS_IO5SIZE);
140 1.1 uch
141 1.1 uch pr = &sc->sc_isa[IO5CS3];
142 1.1 uch pr->pr_irq = PLUM_INT_EXT5IO3;
143 1.1 uch pr->pr_iot = __plumiobus_subregion(
144 1.1 uch sc->sc_iot,
145 1.1 uch PLUM_IOBUS_IOBASE + PLUM_IOBUS_IO5CS3BASE,
146 1.1 uch PLUM_IOBUS_IO5SIZE);
147 1.1 uch
148 1.1 uch pr = &sc->sc_isa[IO5CS4];
149 1.1 uch pr->pr_irq = PLUM_INT_EXT3IO0; /* XXX */
150 1.1 uch pr->pr_iot = __plumiobus_subregion(
151 1.1 uch sc->sc_iot,
152 1.1 uch PLUM_IOBUS_IOBASE + PLUM_IOBUS_IO5CS4BASE,
153 1.1 uch PLUM_IOBUS_IO5SIZE);
154 1.1 uch
155 1.1 uch
156 1.1 uch pr = &sc->sc_isa[IO5NCS];
157 1.1 uch pr->pr_irq = PLUM_INT_EXT3IO1;
158 1.1 uch pr->pr_iot = __plumiobus_subregion(
159 1.1 uch sc->sc_iot,
160 1.1 uch PLUM_IOBUS_IOBASE + PLUM_IOBUS_IO5CS5BASE,
161 1.1 uch PLUM_IOBUS_IO5SIZE);
162 1.1 uch
163 1.3 uch #ifdef PLUMIOBUSDEBUG
164 1.1 uch plumiobus_dump(sc);
165 1.3 uch #endif
166 1.2 uch
167 1.1 uch config_search(plumiobus_search, self, plumiobus_print);
168 1.1 uch }
169 1.1 uch
170 1.1 uch /* XXX something kludge */
171 1.1 uch bus_space_tag_t
172 1.1 uch __plumiobus_subregion(t, ofs, size)
173 1.1 uch bus_space_tag_t t;
174 1.1 uch bus_addr_t ofs;
175 1.1 uch bus_size_t size;
176 1.1 uch {
177 1.1 uch struct hpcmips_bus_space *hbs;
178 1.1 uch
179 1.1 uch if (!(hbs = malloc(sizeof(struct hpcmips_bus_space),
180 1.1 uch M_DEVBUF, M_NOWAIT))) {
181 1.1 uch panic ("__plumiobus_subregion: no memory.");
182 1.1 uch }
183 1.1 uch *hbs = *t;
184 1.1 uch hbs->t_base += ofs;
185 1.1 uch hbs->t_size = size;
186 1.1 uch
187 1.3 uch return (hbs);
188 1.1 uch }
189 1.1 uch
190 1.1 uch int
191 1.1 uch plumiobus_search(parent, cf, aux)
192 1.1 uch struct device *parent;
193 1.1 uch struct cfdata *cf;
194 1.1 uch void *aux;
195 1.1 uch {
196 1.1 uch struct plumiobus_softc *sc = (void*)parent;
197 1.1 uch struct plumiobus_attach_args pba;
198 1.1 uch int slot;
199 1.1 uch
200 1.1 uch /* Disallow wildcarded IO5CS slot */
201 1.1 uch if (cf->cf_loc[PLUMIOBUSIFCF_SLOT] == PLUMIOBUSIFCF_SLOT_DEFAULT) {
202 1.1 uch printf("plumiobus_search: wildcarded slot, skipping\n");
203 1.3 uch return (0);
204 1.1 uch }
205 1.1 uch slot = pba.pba_slot = cf->cf_loc[PLUMIOBUSIFCF_SLOT];
206 1.1 uch
207 1.1 uch pba.pba_pc = sc->sc_pc;
208 1.1 uch pba.pba_iot = sc->sc_isa[slot].pr_iot;
209 1.1 uch pba.pba_irq = sc->sc_isa[slot].pr_irq;
210 1.1 uch pba.pba_busname = "plumisab";
211 1.1 uch
212 1.1 uch if (!(sc->sc_isa[slot].pr_enabled) && /* not attached slot */
213 1.1 uch (*cf->cf_attach->ca_match)(parent, cf, &pba)) {
214 1.1 uch config_attach(parent, cf, &pba, plumiobus_print);
215 1.1 uch sc->sc_isa[slot].pr_enabled = 1;
216 1.1 uch }
217 1.1 uch
218 1.3 uch return (0);
219 1.1 uch }
220 1.1 uch
221 1.1 uch int
222 1.1 uch plumiobus_print(aux, pnp)
223 1.1 uch void *aux;
224 1.1 uch const char *pnp;
225 1.1 uch {
226 1.3 uch return (pnp ? QUIET : UNCONF);
227 1.1 uch }
228 1.1 uch
229 1.3 uch #ifdef PLUMIOBUSDEBUG
230 1.1 uch void
231 1.1 uch plumiobus_dump(sc)
232 1.1 uch struct plumiobus_softc *sc;
233 1.1 uch {
234 1.1 uch bus_space_tag_t regt = sc->sc_regt;
235 1.1 uch bus_space_handle_t regh = sc->sc_regh;
236 1.1 uch plumreg_t reg;
237 1.1 uch int i, wait;
238 1.1 uch
239 1.1 uch reg = plum_conf_read(regt, regh, PLUM_IOBUS_IOXBSZ_REG);
240 1.1 uch printf("8bit port:");
241 1.1 uch for (i = 0; i < 6; i++) {
242 1.1 uch if (reg & (1 << i)) {
243 1.1 uch printf(" IO5CS%d", i);
244 1.1 uch }
245 1.1 uch }
246 1.1 uch printf("\n");
247 1.1 uch
248 1.1 uch reg = PLUM_IOBUS_IOXCCNT_MASK &
249 1.1 uch plum_conf_read(regt, regh, PLUM_IOBUS_IOXCCNT_REG);
250 1.1 uch printf(" # of wait to become from the access begining: %d clock\n",
251 1.1 uch reg + 1);
252 1.1 uch reg = plum_conf_read(regt, regh, PLUM_IOBUS_IOXACNT_REG);
253 1.1 uch printf(" # of wait in access clock: ");
254 1.1 uch for (i = 0; i < 5; i++) {
255 1.1 uch wait = (reg >> (i * PLUM_IOBUS_IOXACNT_SHIFT))
256 1.1 uch & PLUM_IOBUS_IOXACNT_MASK;
257 1.1 uch printf("[CS%d:%d] ", i, wait + 1);
258 1.1 uch }
259 1.1 uch printf("\n");
260 1.1 uch
261 1.1 uch reg = PLUM_IOBUS_IOXSCNT_MASK &
262 1.1 uch plum_conf_read(regt, regh, PLUM_IOBUS_IOXSCNT_REG);
263 1.1 uch printf(" # of wait during access by I/O bus : %d clock\n", reg + 1);
264 1.1 uch
265 1.1 uch reg = plum_conf_read(regt, regh, PLUM_IOBUS_IDEMODE_REG);
266 1.1 uch if (reg & PLUM_IOBUS_IDEMODE) {
267 1.1 uch printf("IO5CS3,4 IDE mode\n");
268 1.1 uch }
269 1.1 uch }
270 1.3 uch #endif /* PLUMIOBUSDEBUG */
271