plumohci.c revision 1.1 1 1.1 uch /* $NetBSD: plumohci.c,v 1.1 2000/03/25 15:08:26 uch Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.1 uch * Copyright (c) 2000 UCHIYAMA Yasushi
5 1.1 uch * Copyright (c) 1999 MAEKAWA Masahide <bishop (at) rr.iij4u.or.jp>
6 1.1 uch * All rights reserved.
7 1.1 uch *
8 1.1 uch * Redistribution and use in source and binary forms, with or without
9 1.1 uch * modification, are permitted provided that the following conditions
10 1.1 uch * are met:
11 1.1 uch * 1. Redistributions of source code must retain the above copyright
12 1.1 uch * notice, this list of conditions and the following disclaimer.
13 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer in the
15 1.1 uch * documentation and/or other materials provided with the distribution.
16 1.1 uch *
17 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 1.1 uch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 1.1 uch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 1.1 uch * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 1.1 uch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 1.1 uch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 1.1 uch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 1.1 uch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 1.1 uch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 1.1 uch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 1.1 uch * SUCH DAMAGE.
28 1.1 uch */
29 1.1 uch
30 1.1 uch /*
31 1.1 uch * USB Open Host Controller driver.
32 1.1 uch *
33 1.1 uch * OHCI spec: ftp://ftp.compaq.com/pub/supportinformation/papers/hcir1_0a.exe
34 1.1 uch * USB spec: http://www.usb.org/developers/data/usb11.pdf
35 1.1 uch */
36 1.1 uch
37 1.1 uch #include <sys/param.h>
38 1.1 uch #include <sys/systm.h>
39 1.1 uch #include <sys/kernel.h>
40 1.1 uch #include <sys/device.h>
41 1.1 uch #include <sys/proc.h>
42 1.1 uch #include <sys/queue.h>
43 1.1 uch
44 1.1 uch /* busdma */
45 1.1 uch #include <sys/mbuf.h>
46 1.1 uch #include <vm/vm.h>
47 1.1 uch #include <vm/vm_kern.h>
48 1.1 uch
49 1.1 uch #define _HPCMIPS_BUS_DMA_PRIVATE
50 1.1 uch #include <machine/bus.h>
51 1.1 uch
52 1.1 uch #include <dev/usb/usb.h>
53 1.1 uch #include <dev/usb/usbdi.h>
54 1.1 uch #include <dev/usb/usbdivar.h>
55 1.1 uch #include <dev/usb/usb_mem.h>
56 1.1 uch
57 1.1 uch #include <dev/usb/ohcireg.h>
58 1.1 uch #include <dev/usb/ohcivar.h>
59 1.1 uch
60 1.1 uch #include <hpcmips/tx/tx39var.h>
61 1.1 uch #include <hpcmips/dev/plumvar.h>
62 1.1 uch #include <hpcmips/dev/plumicuvar.h>
63 1.1 uch #include <hpcmips/dev/plumpowervar.h>
64 1.1 uch #include <hpcmips/dev/plumohcireg.h>
65 1.1 uch
66 1.1 uch int plumohci_match __P((struct device *, struct cfdata *, void *));
67 1.1 uch void plumohci_attach __P((struct device *, struct device *, void *));
68 1.1 uch int plumohci_intr __P((void *));
69 1.1 uch
70 1.1 uch void __plumohci_dmamap_sync __P((bus_dma_tag_t, bus_dmamap_t,
71 1.1 uch bus_addr_t, bus_size_t, int));
72 1.1 uch int __plumohci_dmamem_alloc __P((bus_dma_tag_t, bus_size_t, bus_size_t,
73 1.1 uch bus_size_t, bus_dma_segment_t *, int,
74 1.1 uch int *, int));
75 1.1 uch void __plumohci_dmamem_free __P((bus_dma_tag_t, bus_dma_segment_t *,
76 1.1 uch int));
77 1.1 uch int __plumohci_dmamem_map __P((bus_dma_tag_t, bus_dma_segment_t *,
78 1.1 uch int, size_t, caddr_t *, int));
79 1.1 uch void __plumohci_dmamem_unmap __P((bus_dma_tag_t, caddr_t, size_t));
80 1.1 uch
81 1.1 uch struct hpcmips_bus_dma_tag plumohci_bus_dma_tag = {
82 1.1 uch _bus_dmamap_create,
83 1.1 uch _bus_dmamap_destroy,
84 1.1 uch _bus_dmamap_load,
85 1.1 uch _bus_dmamap_load_mbuf,
86 1.1 uch _bus_dmamap_load_uio,
87 1.1 uch _bus_dmamap_load_raw,
88 1.1 uch _bus_dmamap_unload,
89 1.1 uch __plumohci_dmamap_sync,
90 1.1 uch __plumohci_dmamem_alloc,
91 1.1 uch __plumohci_dmamem_free,
92 1.1 uch __plumohci_dmamem_map,
93 1.1 uch __plumohci_dmamem_unmap,
94 1.1 uch _bus_dmamem_mmap,
95 1.1 uch NULL
96 1.1 uch };
97 1.1 uch
98 1.1 uch struct plumohci_shm {
99 1.1 uch bus_space_handle_t ps_bsh;
100 1.1 uch paddr_t ps_paddr;
101 1.1 uch caddr_t ps_caddr;
102 1.1 uch size_t ps_size;
103 1.1 uch LIST_ENTRY(plumohci_shm) ps_link;
104 1.1 uch };
105 1.1 uch
106 1.1 uch struct plumohci_softc {
107 1.1 uch struct ohci_softc sc;
108 1.1 uch void *sc_ih;
109 1.1 uch void *sc_wakeih;
110 1.1 uch
111 1.1 uch LIST_HEAD(, plumohci_shm) sc_shm_head;
112 1.1 uch };
113 1.1 uch
114 1.1 uch struct cfattach plumohci_ca = {
115 1.1 uch sizeof(struct plumohci_softc), plumohci_match, plumohci_attach,
116 1.1 uch };
117 1.1 uch
118 1.1 uch int
119 1.1 uch plumohci_match(parent, match, aux)
120 1.1 uch struct device *parent;
121 1.1 uch struct cfdata *match;
122 1.1 uch void *aux;
123 1.1 uch {
124 1.1 uch /* PLUM2 builtin OHCI module */
125 1.1 uch
126 1.1 uch return (1);
127 1.1 uch }
128 1.1 uch
129 1.1 uch void
130 1.1 uch plumohci_attach(parent, self, aux)
131 1.1 uch struct device *parent;
132 1.1 uch struct device *self;
133 1.1 uch void *aux;
134 1.1 uch {
135 1.1 uch struct plumohci_softc *sc = (struct plumohci_softc *)self;
136 1.1 uch struct plum_attach_args *pa = aux;
137 1.1 uch usbd_status r;
138 1.1 uch
139 1.1 uch sc->sc.iot = pa->pa_iot;
140 1.1 uch sc->sc.sc_bus.dmatag = &plumohci_bus_dma_tag;
141 1.1 uch sc->sc.sc_bus.dmatag->_dmamap_chipset_v = sc;
142 1.1 uch
143 1.1 uch /* Map I/O space */
144 1.1 uch if (bus_space_map(sc->sc.iot, PLUM_OHCI_REGBASE, OHCI_PAGE_SIZE,
145 1.1 uch 0, &sc->sc.ioh)) {
146 1.1 uch printf(": cannot map mem space\n");
147 1.1 uch return;
148 1.1 uch }
149 1.1 uch
150 1.1 uch /* power up */
151 1.1 uch /*
152 1.1 uch * in the case of PLUM2, UHOSTC uses the VRAM as the shared RAM
153 1.1 uch * so establish power/clock of Video contoroller
154 1.1 uch */
155 1.1 uch plum_power_establish(pa->pa_pc, PLUM_PWR_EXTPW1);
156 1.1 uch plum_power_establish(pa->pa_pc, PLUM_PWR_USB);
157 1.1 uch
158 1.1 uch /* Disable interrupts, so we don't can any spurious ones. */
159 1.1 uch bus_space_write_4(sc->sc.iot, sc->sc.ioh, OHCI_INTERRUPT_DISABLE,
160 1.1 uch OHCI_ALL_INTRS);
161 1.1 uch
162 1.1 uch /* master enable */
163 1.1 uch sc->sc_ih = plum_intr_establish(pa->pa_pc, PLUM_INT_USB, IST_EDGE,
164 1.1 uch IPL_USB, ohci_intr, sc);
165 1.1 uch #if 0
166 1.1 uch /*
167 1.1 uch * enable the clock restart request interrupt
168 1.1 uch * (for USBSUSPEND state)
169 1.1 uch */
170 1.1 uch sc->sc_wakeih = plum_intr_establish(pa->pa_pc, PLUM_INT_USBWAKE,
171 1.1 uch IST_EDGE, IPL_USB,
172 1.1 uch plumohci_intr, sc);
173 1.1 uch #endif
174 1.1 uch /*
175 1.1 uch * Shared memory list.
176 1.1 uch */
177 1.1 uch LIST_INIT(&sc->sc_shm_head);
178 1.1 uch
179 1.1 uch printf("\n");
180 1.1 uch
181 1.1 uch r = ohci_init(&sc->sc);
182 1.1 uch
183 1.1 uch if (r != USBD_NORMAL_COMPLETION) {
184 1.1 uch printf(": init failed, error=%d\n", r);
185 1.1 uch
186 1.1 uch plum_intr_disestablish(pa->pa_pc, sc->sc_ih);
187 1.1 uch plum_intr_disestablish(pa->pa_pc, sc->sc_wakeih);
188 1.1 uch
189 1.1 uch return;
190 1.1 uch }
191 1.1 uch
192 1.1 uch /* Attach usb device. */
193 1.1 uch sc->sc.sc_child = config_found((void *) sc, &sc->sc.sc_bus,
194 1.1 uch usbctlprint);
195 1.1 uch }
196 1.1 uch
197 1.1 uch int
198 1.1 uch plumohci_intr(arg)
199 1.1 uch void *arg;
200 1.1 uch {
201 1.1 uch printf("Plum2 OHCI: wakeup intr\n");
202 1.1 uch return 0;
203 1.1 uch }
204 1.1 uch
205 1.1 uch /*
206 1.1 uch * Plum2 OHCI specific busdma routines.
207 1.1 uch * Plum2 OHCI shared buffer can't allocate on memory
208 1.1 uch * but V-RAM (busspace).
209 1.1 uch */
210 1.1 uch
211 1.1 uch void
212 1.1 uch __plumohci_dmamap_sync(t, map, offset, len, ops)
213 1.1 uch bus_dma_tag_t t;
214 1.1 uch bus_dmamap_t map;
215 1.1 uch bus_addr_t offset;
216 1.1 uch bus_size_t len;
217 1.1 uch int ops;
218 1.1 uch {
219 1.1 uch struct plumohci_softc *sc = t->_dmamap_chipset_v;
220 1.1 uch /*
221 1.1 uch * Flush the write buffer allocated on the V-RAM.
222 1.1 uch * Accessing any host controller register flushs write buffer
223 1.1 uch */
224 1.1 uch
225 1.1 uch (void)bus_space_read_4(sc->sc.iot, sc->sc.ioh, OHCI_REVISION);
226 1.1 uch }
227 1.1 uch
228 1.1 uch int
229 1.1 uch __plumohci_dmamem_alloc(t, size, alignment, boundary, segs, nsegs, rsegs,
230 1.1 uch flags)
231 1.1 uch bus_dma_tag_t t;
232 1.1 uch bus_size_t size, alignment, boundary;
233 1.1 uch bus_dma_segment_t *segs;
234 1.1 uch int nsegs;
235 1.1 uch int *rsegs;
236 1.1 uch int flags;
237 1.1 uch {
238 1.1 uch struct plumohci_softc *sc = t->_dmamap_chipset_v;
239 1.1 uch struct plumohci_shm *ps;
240 1.1 uch bus_space_handle_t bsh;
241 1.1 uch paddr_t paddr;
242 1.1 uch caddr_t caddr;
243 1.1 uch int error;
244 1.1 uch
245 1.1 uch size = round_page(size);
246 1.1 uch
247 1.1 uch /*
248 1.1 uch * Allocate buffer from V-RAM area.
249 1.1 uch */
250 1.1 uch error = bus_space_alloc(sc->sc.iot, PLUM_OHCI_SHMEMBASE,
251 1.1 uch PLUM_OHCI_SHMEMBASE + PLUM_OHCI_SHMEMSIZE - 1,
252 1.1 uch size, OHCI_PAGE_SIZE, OHCI_PAGE_SIZE, 0,
253 1.1 uch (bus_addr_t*)&caddr, &bsh);
254 1.1 uch if (error)
255 1.1 uch return (1);
256 1.1 uch
257 1.1 uch pmap_extract(pmap_kernel(), (vaddr_t)caddr, &paddr);
258 1.1 uch
259 1.1 uch ps = malloc(sizeof(struct plumohci_shm), M_DEVBUF, M_NOWAIT);
260 1.1 uch if (ps == 0)
261 1.1 uch return (1);
262 1.1 uch
263 1.1 uch ps->ps_bsh = bsh;
264 1.1 uch ps->ps_size = segs[0].ds_len = size;
265 1.1 uch ps->ps_paddr = segs[0].ds_addr = paddr;
266 1.1 uch ps->ps_caddr = caddr;
267 1.1 uch
268 1.1 uch LIST_INSERT_HEAD(&sc->sc_shm_head, ps, ps_link);
269 1.1 uch
270 1.1 uch *rsegs = 1;
271 1.1 uch
272 1.1 uch return (0);
273 1.1 uch }
274 1.1 uch
275 1.1 uch void
276 1.1 uch __plumohci_dmamem_free(t, segs, nsegs)
277 1.1 uch bus_dma_tag_t t;
278 1.1 uch bus_dma_segment_t *segs;
279 1.1 uch int nsegs;
280 1.1 uch {
281 1.1 uch struct plumohci_softc *sc = t->_dmamap_chipset_v;
282 1.1 uch struct plumohci_shm *ps;
283 1.1 uch
284 1.1 uch for (ps = LIST_FIRST(&sc->sc_shm_head); ps;
285 1.1 uch ps = LIST_NEXT(ps, ps_link)) {
286 1.1 uch
287 1.1 uch if (ps->ps_paddr == segs[0].ds_addr) {
288 1.1 uch bus_space_free(sc->sc.iot, ps->ps_bsh, ps->ps_size);
289 1.1 uch LIST_REMOVE(ps, ps_link);
290 1.1 uch free(ps, M_DEVBUF);
291 1.1 uch
292 1.1 uch return;
293 1.1 uch }
294 1.1 uch }
295 1.1 uch
296 1.1 uch panic("__plumohci_dmamem_free: can't find corresponding handle.");
297 1.1 uch /* NOTREACHED */
298 1.1 uch }
299 1.1 uch
300 1.1 uch int
301 1.1 uch __plumohci_dmamem_map(t, segs, nsegs, size, kvap, flags)
302 1.1 uch bus_dma_tag_t t;
303 1.1 uch bus_dma_segment_t *segs;
304 1.1 uch int nsegs;
305 1.1 uch size_t size;
306 1.1 uch caddr_t *kvap;
307 1.1 uch int flags;
308 1.1 uch {
309 1.1 uch struct plumohci_softc *sc = t->_dmamap_chipset_v;
310 1.1 uch struct plumohci_shm *ps;
311 1.1 uch
312 1.1 uch for (ps = LIST_FIRST(&sc->sc_shm_head); ps;
313 1.1 uch ps = LIST_NEXT(ps, ps_link)) {
314 1.1 uch if (ps->ps_paddr == segs[0].ds_addr) {
315 1.1 uch
316 1.1 uch *kvap = ps->ps_caddr;
317 1.1 uch
318 1.1 uch return (0);
319 1.1 uch }
320 1.1 uch }
321 1.1 uch
322 1.1 uch return (1);
323 1.1 uch }
324 1.1 uch
325 1.1 uch void
326 1.1 uch __plumohci_dmamem_unmap(t, kva, size)
327 1.1 uch bus_dma_tag_t t;
328 1.1 uch caddr_t kva;
329 1.1 uch size_t size;
330 1.1 uch {
331 1.1 uch /* nothing to do */
332 1.1 uch }
333