Home | History | Annotate | Line # | Download | only in dev
plumpcmciareg.h revision 1.1
      1  1.1  uch /*	$NetBSD: plumpcmciareg.h,v 1.1 1999/11/21 06:50:26 uch Exp $ */
      2  1.1  uch 
      3  1.1  uch /*
      4  1.1  uch  * Copyright (c) 1999, by UCHIYAMA Yasushi
      5  1.1  uch  * All rights reserved.
      6  1.1  uch  *
      7  1.1  uch  * Redistribution and use in source and binary forms, with or without
      8  1.1  uch  * modification, are permitted provided that the following conditions
      9  1.1  uch  * are met:
     10  1.1  uch  * 1. Redistributions of source code must retain the above copyright
     11  1.1  uch  *    notice, this list of conditions and the following disclaimer.
     12  1.1  uch  * 2. The name of the developer may NOT be used to endorse or promote products
     13  1.1  uch  *    derived from this software without specific prior written permission.
     14  1.1  uch  *
     15  1.1  uch  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     16  1.1  uch  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     17  1.1  uch  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     18  1.1  uch  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     19  1.1  uch  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     20  1.1  uch  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     21  1.1  uch  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     22  1.1  uch  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     23  1.1  uch  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     24  1.1  uch  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     25  1.1  uch  * SUCH DAMAGE.
     26  1.1  uch  *
     27  1.1  uch  */
     28  1.1  uch /* (CS3) */
     29  1.1  uch #define	PLUM_PCMCIA_REGBASE		0x5000
     30  1.1  uch #define	PLUM_PCMCIA_REGSIZE		0x1000
     31  1.1  uch 
     32  1.1  uch /* (MCS0) */
     33  1.1  uch /* 1MByte */
     34  1.1  uch #define PLUM_PCMCIA_IOBASE1		0x00600000
     35  1.1  uch #define PLUM_PCMCIA_IOSIZE1		0x00100000
     36  1.1  uch /* 1MByte */
     37  1.1  uch #define PLUM_PCMCIA_IOBASE2		0x00700000
     38  1.1  uch #define PLUM_PCMCIA_IOSIZE2		0x00100000
     39  1.1  uch /* 8Mbyte */
     40  1.1  uch #define PLUM_PCMCIA_MEMBASE1		0x00800000
     41  1.1  uch #define PLUM_PCMCIA_MEMSIZE1		0x00800000
     42  1.1  uch /* 16MByte */
     43  1.1  uch #define PLUM_PCMCIA_MEMBASE2		0x01000000
     44  1.1  uch #define PLUM_PCMCIA_MEMSIZE2		0x01000000
     45  1.1  uch /* 32MByte */
     46  1.1  uch #define PLUM_PCMCIA_MEMBASE3		0x02000000
     47  1.1  uch #define PLUM_PCMCIA_MEMSIZE3		0x02000000
     48  1.1  uch  /* (MCS1) */
     49  1.1  uch /* 64MByte */
     50  1.1  uch #define PLUM_PCMCIA_MEMBASE4		0x04000000
     51  1.1  uch #define PLUM_PCMCIA_MEMSIZE4		0x04000000
     52  1.1  uch 
     53  1.1  uch /*
     54  1.1  uch  * # of slots
     55  1.1  uch  */
     56  1.1  uch #define PLUMPCMCIA_NSLOTS 2
     57  1.1  uch /*
     58  1.1  uch  * Control registers.
     59  1.1  uch  */
     60  1.1  uch #define PLUM_PCMCIA_REGSPACE_SLOT0	0
     61  1.1  uch #define PLUM_PCMCIA_REGSPACE_SLOT1	0x800
     62  1.1  uch #define PLUM_PCMCIA_REGSPACE_SIZE	0x800
     63  1.1  uch 
     64  1.1  uch #define PLUM_PCMCIA_IDENT		0x000
     65  1.1  uch #define PLUM_PCMCIA_STATUS		0x004
     66  1.1  uch #define	PLUM_PCMCIA_STATUS_READY			0x20 /* really READY/!BUSY */
     67  1.1  uch #define PLUM_PCMCIA_STATUS_PWROK			0x40
     68  1.1  uch 
     69  1.1  uch #define PLUM_PCMCIA_PWRCTRL		0x008
     70  1.1  uch #define	PLUM_PCMCIA_PWRCTRL_OE				0x80	/* output enable */
     71  1.1  uch #define	PLUM_PCMCIA_PWRCTRL_DISABLE_RESETDRV		0x40
     72  1.1  uch #define	PLUM_PCMCIA_PWRCTRL_AUTOSWITCH_ENABLE		0x20
     73  1.1  uch #define	PLUM_PCMCIA_PWRCTRL_PWR_ENABLE			0x10
     74  1.1  uch #define PLUM_PCMCIA_PWRCTRL_VCC_CTRLBIT1		0x08
     75  1.1  uch #define PLUM_PCMCIA_PWRCTRL_VCC_CTRLBIT0		0x04
     76  1.1  uch #define PLUM_PCMCIA_PWRCTRL_VPP1_CTRLBIT1		0x02
     77  1.1  uch #define PLUM_PCMCIA_PWRCTRL_VPP1_CTRLBIT0		0x01
     78  1.1  uch 
     79  1.1  uch #define PLUM_PCMCIA_GENCTRL				0x00c
     80  1.1  uch #define	PLUM_PCMCIA_GENCTRL_RESET			0x40	/* active low (zero) */
     81  1.1  uch #define	PLUM_PCMCIA_GENCTRL_CARDTYPE_MASK		0x20
     82  1.1  uch #define	PLUM_PCMCIA_GENCTRL_CARDTYPE_IO			0x20
     83  1.1  uch #define	PLUM_PCMCIA_GENCTRL_CARDTYPE_MEM		0x00
     84  1.1  uch 
     85  1.1  uch #define PLUM_PCMCIA_CSCCTRL				0x010
     86  1.1  uch #define PLUM_PCMCIA_CSCINT				0x014
     87  1.1  uch #define PLUM_PCMCIA_WINEN				0x018
     88  1.1  uch #define PLUM_PCMCIA_WINEN_IO1				0x00000080
     89  1.1  uch #define PLUM_PCMCIA_WINEN_IO0				0x00000040
     90  1.1  uch #define PLUM_PCMCIA_WINEN_MEM4				0x00000010
     91  1.1  uch #define PLUM_PCMCIA_WINEN_MEM3				0x00000008
     92  1.1  uch #define PLUM_PCMCIA_WINEN_MEM2				0x00000004
     93  1.1  uch #define PLUM_PCMCIA_WINEN_MEM1				0x00000002
     94  1.1  uch #define PLUM_PCMCIA_WINEN_MEM0				0x00000001
     95  1.1  uch #define PLUM_PCMCIA_WINEN_MEM(x)	(1 << (x))
     96  1.1  uch 
     97  1.1  uch #define PLUM_PCMCIA_MEM_WINS				5
     98  1.1  uch #define	PLUM_PCMCIA_MEM_SHIFT				12
     99  1.1  uch #define	PLUM_PCMCIA_MEM_PAGESIZE			(1<<PLUM_PCMCIA_MEM_SHIFT)
    100  1.1  uch 
    101  1.1  uch #define PLUM_PCMCIA_IO_WINS				2
    102  1.1  uch 
    103  1.1  uch #define PLUM_PCMCIA_IOWINCTRL				0x01c
    104  1.1  uch #define PLUM_PCMCIA_IOWINCTRL_WINMASK			0x0000000f
    105  1.1  uch #define PLUM_PCMCIA_IOWINCTRL_WIN0SHIFT			0
    106  1.1  uch #define PLUM_PCMCIA_IOWINCTRL_WIN1SHIFT			4
    107  1.1  uch #define PLUM_PCMCIA_IOWINCTRL_DATASIZE16		0x00000001
    108  1.1  uch #define PLUM_PCMCIA_IOWINCTRL_IOCS16SRC			0x00000002
    109  1.1  uch #define PLUM_PCMCIA_IOWINCTRL_ZEROWAIT			0x00000004
    110  1.1  uch #define PLUM_PCMCIA_IOWINCTRL_WAITSTATE			0x00000008
    111  1.1  uch 
    112  1.1  uch #define PLUM_PCMCIA_IOWIN0STARTADDR	0x020
    113  1.1  uch #define PLUM_PCMCIA_IOWIN1STARTADDR	0x030
    114  1.1  uch #define PLUM_PCMCIA_IOWINSTARTADDR(x) \
    115  1.1  uch 	((x) * 0x10 + PLUM_PCMCIA_IOWIN0STARTADDR)
    116  1.1  uch 
    117  1.1  uch #define PLUM_PCMCIA_IOWIN0STOPADDR	0x024
    118  1.1  uch #define PLUM_PCMCIA_IOWIN1STOPADDR	0x034
    119  1.1  uch #define PLUM_PCMCIA_IOWINSTOPADDR(x) \
    120  1.1  uch 	((x) * 0x10 + PLUM_PCMCIA_IOWIN0STOPADDR)
    121  1.1  uch 
    122  1.1  uch #define PLUM_PCMCIA_IOWIN0ADDRCTRL	0x028
    123  1.1  uch #define PLUM_PCMCIA_IOWIN1ADDRCTRL	0x038
    124  1.1  uch #define PLUM_PCMCIA_IOWINADDRCTRL(x) \
    125  1.1  uch 	((x) * 0x10 + PLUM_PCMCIA_IOWIN0ADDRCTRL)
    126  1.1  uch 
    127  1.1  uch #define PLUM_PCMCIA_IOWINADDRCTRL_AREA1	0x00000000
    128  1.1  uch #define PLUM_PCMCIA_IOWINADDRCTRL_AREA2	0x00000001
    129  1.1  uch 
    130  1.1  uch #define PLUM_PCMCIA_MEMWIN0STARTADDR	0x040
    131  1.1  uch #define PLUM_PCMCIA_MEMWIN1STARTADDR	0x060
    132  1.1  uch #define PLUM_PCMCIA_MEMWIN2STARTADDR	0x080
    133  1.1  uch #define PLUM_PCMCIA_MEMWIN3STARTADDR	0x0a0
    134  1.1  uch #define PLUM_PCMCIA_MEMWIN4STARTADDR	0x0c0
    135  1.1  uch #define PLUM_PCMCIA_MEMWINSTARTADDR(x) \
    136  1.1  uch 	((x) * 0x20 + PLUM_PCMCIA_MEMWIN0STARTADDR)
    137  1.1  uch 
    138  1.1  uch #define PLUM_PCMCIA_MEMWIN0STOPADDR	0x044
    139  1.1  uch #define PLUM_PCMCIA_MEMWIN1STOPADDR	0x064
    140  1.1  uch #define PLUM_PCMCIA_MEMWIN2STOPADDR	0x084
    141  1.1  uch #define PLUM_PCMCIA_MEMWIN3STOPADDR	0x0a4
    142  1.1  uch #define PLUM_PCMCIA_MEMWIN4STOPADDR	0x0c4
    143  1.1  uch #define PLUM_PCMCIA_MEMWINSTOPADDR(x) \
    144  1.1  uch 	((x) * 0x20 + PLUM_PCMCIA_MEMWIN0STOPADDR)
    145  1.1  uch 
    146  1.1  uch #define PLUM_PCMCIA_MEMWIN0OFSADDR	0x048
    147  1.1  uch #define PLUM_PCMCIA_MEMWIN1OFSADDR	0x068
    148  1.1  uch #define PLUM_PCMCIA_MEMWIN2OFSADDR	0x088
    149  1.1  uch #define PLUM_PCMCIA_MEMWIN3OFSADDR	0x0a8
    150  1.1  uch #define PLUM_PCMCIA_MEMWIN4OFSADDR	0x0c8
    151  1.1  uch #define PLUM_PCMCIA_MEMWINOFSADDR(x) \
    152  1.1  uch 	((x) * 0x20 + PLUM_PCMCIA_MEMWIN0OFSADDR)
    153  1.1  uch 
    154  1.1  uch #define PLUM_PCMCIA_MEMWIN0CTRL		0x04c
    155  1.1  uch #define PLUM_PCMCIA_MEMWIN1CTRL		0x06c
    156  1.1  uch #define PLUM_PCMCIA_MEMWIN2CTRL		0x08c
    157  1.1  uch #define PLUM_PCMCIA_MEMWIN3CTRL		0x0ac
    158  1.1  uch #define PLUM_PCMCIA_MEMWIN4CTRL		0x0cc
    159  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL(x) \
    160  1.1  uch 	((x) * 0x20 + PLUM_PCMCIA_MEMWIN0CTRL)
    161  1.1  uch 
    162  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT	24
    163  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_MASK		0x3
    164  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP(cr) \
    165  1.1  uch 	(((cr) >> PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT) & \
    166  1.1  uch 	PLUM_PCMCIA_MEMWINCTRL_MAP_MASK)
    167  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_SET(cr, val) \
    168  1.1  uch 	((cr) | (((val) << PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT) & \
    169  1.1  uch 	(PLUM_PCMCIA_MEMWINCTRL_MAP_MASK << PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT)))
    170  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_CLEAR(cr) \
    171  1.1  uch 	((cr) &= ~(PLUM_PCMCIA_MEMWINCTRL_MAP_MASK << PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT))
    172  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_AREA1	0x0
    173  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_AREA2	0x1
    174  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_AREA3	0x2
    175  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_AREA4	0x3
    176  1.1  uch 
    177  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_WRPROTECT	0x00800000
    178  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_REGACTIVE	0x00400000
    179  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_DATASIZE16	0x00000080
    180  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_ZERO_WS		0x00000040
    181  1.1  uch 
    182  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_SHIFT	14
    183  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_MASK	0x3
    184  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING(cr) \
    185  1.1  uch 	(((cr) >> PLUM_PCMCIA_MEMWINCTRL_TIMING_SHIFT) & \
    186  1.1  uch 	PLUM_PCMCIA_MEMWINCTRL_TIMING_MASK)
    187  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_SET(cr, val) \
    188  1.1  uch 	((cr) | (((val) << PLUM_PCMCIA_MEMWINCTRL_TIMING_SHIFT) & \
    189  1.1  uch 	(PLUM_PCMCIA_MEMWINCTRL_TIMING_MASK << PLUM_PCMCIA_MEMWINCTRL_TIMING_SHIFT)))
    190  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_STD	0x0
    191  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_1WAIT	0x1
    192  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_2WAIT	0x2
    193  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_3WAIT	0x3
    194  1.1  uch 
    195  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_DATASIZE_16BIT	0x00000080 /* else 8bit */
    196  1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_ZEROWS		0x00000040
    197  1.1  uch 
    198  1.1  uch #define PLUM_PCMCIA_GENCTRL2		0x058
    199  1.1  uch #define PLUM_PCMCIA_GENCTRL2_VCC5V	0x000000c0
    200  1.1  uch #define PLUM_PCMCIA_GENCTRL2_VCC3V	0x00000080
    201  1.1  uch 
    202  1.1  uch #define PLUM_PCMCIA_GLOBALCTRL		0x078
    203  1.1  uch #define PLUM_PCMCIA_TIMING		0x0ec
    204  1.1  uch 
    205  1.1  uch #define PLUM_PCMCIA_FUNCCTRL		0x0f8
    206  1.1  uch #define PLUM_PCMCIA_FUNCCTRL_3VSUPPORT	0x00000001
    207  1.1  uch #define PLUM_PCMCIA_FUNCCTRL_VSSEN	0x00000002
    208  1.1  uch 
    209  1.1  uch #define PLUM_PCMCIA_SPECIALMODE		0x0fc
    210  1.1  uch 
    211  1.1  uch #define PLUM_PCMCIA_SLOTCTRL		0x100
    212  1.1  uch #define PLUM_PCMCIA_SLOTCTRL_ENABLE	0x00000080
    213  1.1  uch 
    214  1.1  uch #define PLUM_PCMCIA_BUFOFF		0x104
    215  1.1  uch #define PLUM_PCMCIA_CARDDETECTMODE	0x108
    216  1.1  uch #define PLUM_PCMCIA_CARDPWRCTRL		0x10c
    217