Home | History | Annotate | Line # | Download | only in dev
plumpcmciareg.h revision 1.4.122.1
      1  1.4.122.1  mjf /*	$NetBSD: plumpcmciareg.h,v 1.4.122.1 2008/06/02 13:22:10 mjf Exp $ */
      2        1.1  uch 
      3        1.3  uch /*-
      4        1.3  uch  * Copyright (c) 1999, 2000 The NetBSD Foundation, Inc.
      5        1.1  uch  * All rights reserved.
      6        1.1  uch  *
      7        1.3  uch  * This code is derived from software contributed to The NetBSD Foundation
      8        1.3  uch  * by UCHIYAMA Yasushi.
      9        1.3  uch  *
     10        1.1  uch  * Redistribution and use in source and binary forms, with or without
     11        1.1  uch  * modification, are permitted provided that the following conditions
     12        1.1  uch  * are met:
     13        1.1  uch  * 1. Redistributions of source code must retain the above copyright
     14        1.1  uch  *    notice, this list of conditions and the following disclaimer.
     15        1.3  uch  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.3  uch  *    notice, this list of conditions and the following disclaimer in the
     17        1.3  uch  *    documentation and/or other materials provided with the distribution.
     18        1.1  uch  *
     19        1.3  uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20        1.3  uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21        1.3  uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22        1.3  uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23        1.3  uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24        1.3  uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25        1.3  uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26        1.3  uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27        1.3  uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28        1.3  uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29        1.3  uch  * POSSIBILITY OF SUCH DAMAGE.
     30        1.1  uch  */
     31        1.3  uch 
     32        1.1  uch /* (CS3) */
     33        1.1  uch #define	PLUM_PCMCIA_REGBASE		0x5000
     34        1.1  uch #define	PLUM_PCMCIA_REGSIZE		0x1000
     35        1.1  uch 
     36        1.1  uch /* (MCS0) */
     37        1.1  uch /* 1MByte */
     38        1.1  uch #define PLUM_PCMCIA_IOBASE1		0x00600000
     39        1.1  uch #define PLUM_PCMCIA_IOSIZE1		0x00100000
     40        1.1  uch /* 1MByte */
     41        1.1  uch #define PLUM_PCMCIA_IOBASE2		0x00700000
     42        1.1  uch #define PLUM_PCMCIA_IOSIZE2		0x00100000
     43        1.1  uch /* 8Mbyte */
     44        1.1  uch #define PLUM_PCMCIA_MEMBASE1		0x00800000
     45        1.1  uch #define PLUM_PCMCIA_MEMSIZE1		0x00800000
     46        1.1  uch /* 16MByte */
     47        1.1  uch #define PLUM_PCMCIA_MEMBASE2		0x01000000
     48        1.1  uch #define PLUM_PCMCIA_MEMSIZE2		0x01000000
     49        1.1  uch /* 32MByte */
     50        1.1  uch #define PLUM_PCMCIA_MEMBASE3		0x02000000
     51        1.1  uch #define PLUM_PCMCIA_MEMSIZE3		0x02000000
     52        1.1  uch  /* (MCS1) */
     53        1.1  uch /* 64MByte */
     54        1.1  uch #define PLUM_PCMCIA_MEMBASE4		0x04000000
     55        1.1  uch #define PLUM_PCMCIA_MEMSIZE4		0x04000000
     56        1.1  uch 
     57        1.1  uch /*
     58        1.1  uch  * # of slots
     59        1.1  uch  */
     60        1.1  uch #define PLUMPCMCIA_NSLOTS 2
     61        1.1  uch /*
     62        1.1  uch  * Control registers.
     63        1.1  uch  */
     64        1.1  uch #define PLUM_PCMCIA_REGSPACE_SLOT0	0
     65        1.1  uch #define PLUM_PCMCIA_REGSPACE_SLOT1	0x800
     66        1.1  uch #define PLUM_PCMCIA_REGSPACE_SIZE	0x800
     67        1.1  uch 
     68        1.1  uch #define PLUM_PCMCIA_IDENT		0x000
     69        1.1  uch #define PLUM_PCMCIA_STATUS		0x004
     70        1.2  uch #define PLUM_PCMCIA_STATUS_BVD1				0x01
     71        1.2  uch #define PLUM_PCMCIA_STATUS_BVD2				0x02
     72        1.2  uch #define PLUM_PCMCIA_STATUS_CD1				0x04
     73        1.2  uch #define PLUM_PCMCIA_STATUS_CD2				0x08
     74        1.2  uch #define PLUM_PCMCIA_STATUS_WRITEPROTECT			0x10
     75        1.4  uch /* really READY/!BUSY */
     76        1.4  uch #define	PLUM_PCMCIA_STATUS_READY			0x20
     77        1.1  uch #define PLUM_PCMCIA_STATUS_PWROK			0x40
     78        1.1  uch 
     79        1.1  uch #define PLUM_PCMCIA_PWRCTRL		0x008
     80        1.4  uch /* output enable */
     81        1.4  uch #define	PLUM_PCMCIA_PWRCTRL_OE				0x80
     82        1.1  uch #define	PLUM_PCMCIA_PWRCTRL_DISABLE_RESETDRV		0x40
     83        1.1  uch #define	PLUM_PCMCIA_PWRCTRL_AUTOSWITCH_ENABLE		0x20
     84        1.1  uch #define	PLUM_PCMCIA_PWRCTRL_PWR_ENABLE			0x10
     85        1.1  uch #define PLUM_PCMCIA_PWRCTRL_VCC_CTRLBIT1		0x08
     86        1.1  uch #define PLUM_PCMCIA_PWRCTRL_VCC_CTRLBIT0		0x04
     87        1.1  uch #define PLUM_PCMCIA_PWRCTRL_VPP1_CTRLBIT1		0x02
     88        1.1  uch #define PLUM_PCMCIA_PWRCTRL_VPP1_CTRLBIT0		0x01
     89        1.1  uch 
     90        1.1  uch #define PLUM_PCMCIA_GENCTRL				0x00c
     91        1.4  uch /* active low (zero) */
     92        1.4  uch #define	PLUM_PCMCIA_GENCTRL_RESET			0x40
     93        1.1  uch #define	PLUM_PCMCIA_GENCTRL_CARDTYPE_MASK		0x20
     94        1.1  uch #define	PLUM_PCMCIA_GENCTRL_CARDTYPE_IO			0x20
     95        1.1  uch #define	PLUM_PCMCIA_GENCTRL_CARDTYPE_MEM		0x00
     96        1.1  uch 
     97        1.2  uch #define PLUM_PCMCIA_CSCINT_STAT				0x010
     98        1.1  uch #define PLUM_PCMCIA_CSCINT				0x014
     99        1.2  uch #define PLUM_PCMCIA_CSCINT_BATTERY_DEAD			0x01
    100        1.2  uch #define PLUM_PCMCIA_CSCINT_BATTERY_WARNING		0x02
    101        1.2  uch #define PLUM_PCMCIA_CSCINT_READY			0x04
    102        1.2  uch #define PLUM_PCMCIA_CSCINT_CARD_DETECT			0x08
    103        1.2  uch 
    104        1.1  uch #define PLUM_PCMCIA_WINEN				0x018
    105        1.1  uch #define PLUM_PCMCIA_WINEN_IO1				0x00000080
    106        1.1  uch #define PLUM_PCMCIA_WINEN_IO0				0x00000040
    107        1.1  uch #define PLUM_PCMCIA_WINEN_MEM4				0x00000010
    108        1.1  uch #define PLUM_PCMCIA_WINEN_MEM3				0x00000008
    109        1.1  uch #define PLUM_PCMCIA_WINEN_MEM2				0x00000004
    110        1.1  uch #define PLUM_PCMCIA_WINEN_MEM1				0x00000002
    111        1.1  uch #define PLUM_PCMCIA_WINEN_MEM0				0x00000001
    112        1.1  uch #define PLUM_PCMCIA_WINEN_MEM(x)	(1 << (x))
    113        1.1  uch 
    114        1.1  uch #define PLUM_PCMCIA_MEM_WINS				5
    115        1.1  uch #define	PLUM_PCMCIA_MEM_SHIFT				12
    116        1.4  uch #define	PLUM_PCMCIA_MEM_PAGESIZE		(1<<PLUM_PCMCIA_MEM_SHIFT)
    117        1.1  uch 
    118        1.1  uch #define PLUM_PCMCIA_IO_WINS				2
    119        1.1  uch 
    120        1.1  uch #define PLUM_PCMCIA_IOWINCTRL				0x01c
    121        1.1  uch #define PLUM_PCMCIA_IOWINCTRL_WINMASK			0x0000000f
    122        1.1  uch #define PLUM_PCMCIA_IOWINCTRL_WIN0SHIFT			0
    123        1.1  uch #define PLUM_PCMCIA_IOWINCTRL_WIN1SHIFT			4
    124        1.1  uch #define PLUM_PCMCIA_IOWINCTRL_DATASIZE16		0x00000001
    125        1.1  uch #define PLUM_PCMCIA_IOWINCTRL_IOCS16SRC			0x00000002
    126        1.1  uch #define PLUM_PCMCIA_IOWINCTRL_ZEROWAIT			0x00000004
    127        1.1  uch #define PLUM_PCMCIA_IOWINCTRL_WAITSTATE			0x00000008
    128        1.1  uch 
    129        1.1  uch #define PLUM_PCMCIA_IOWIN0STARTADDR	0x020
    130        1.1  uch #define PLUM_PCMCIA_IOWIN1STARTADDR	0x030
    131        1.4  uch #define PLUM_PCMCIA_IOWINSTARTADDR(x)					\
    132        1.1  uch 	((x) * 0x10 + PLUM_PCMCIA_IOWIN0STARTADDR)
    133        1.1  uch 
    134        1.1  uch #define PLUM_PCMCIA_IOWIN0STOPADDR	0x024
    135        1.1  uch #define PLUM_PCMCIA_IOWIN1STOPADDR	0x034
    136        1.4  uch #define PLUM_PCMCIA_IOWINSTOPADDR(x)					\
    137        1.1  uch 	((x) * 0x10 + PLUM_PCMCIA_IOWIN0STOPADDR)
    138        1.1  uch 
    139        1.1  uch #define PLUM_PCMCIA_IOWIN0ADDRCTRL	0x028
    140        1.1  uch #define PLUM_PCMCIA_IOWIN1ADDRCTRL	0x038
    141        1.4  uch #define PLUM_PCMCIA_IOWINADDRCTRL(x)					\
    142        1.1  uch 	((x) * 0x10 + PLUM_PCMCIA_IOWIN0ADDRCTRL)
    143        1.1  uch 
    144        1.1  uch #define PLUM_PCMCIA_IOWINADDRCTRL_AREA1	0x00000000
    145        1.1  uch #define PLUM_PCMCIA_IOWINADDRCTRL_AREA2	0x00000001
    146        1.1  uch 
    147        1.1  uch #define PLUM_PCMCIA_MEMWIN0STARTADDR	0x040
    148        1.1  uch #define PLUM_PCMCIA_MEMWIN1STARTADDR	0x060
    149        1.1  uch #define PLUM_PCMCIA_MEMWIN2STARTADDR	0x080
    150        1.1  uch #define PLUM_PCMCIA_MEMWIN3STARTADDR	0x0a0
    151        1.1  uch #define PLUM_PCMCIA_MEMWIN4STARTADDR	0x0c0
    152        1.4  uch #define PLUM_PCMCIA_MEMWINSTARTADDR(x)					\
    153        1.1  uch 	((x) * 0x20 + PLUM_PCMCIA_MEMWIN0STARTADDR)
    154        1.1  uch 
    155        1.1  uch #define PLUM_PCMCIA_MEMWIN0STOPADDR	0x044
    156        1.1  uch #define PLUM_PCMCIA_MEMWIN1STOPADDR	0x064
    157        1.1  uch #define PLUM_PCMCIA_MEMWIN2STOPADDR	0x084
    158        1.1  uch #define PLUM_PCMCIA_MEMWIN3STOPADDR	0x0a4
    159        1.1  uch #define PLUM_PCMCIA_MEMWIN4STOPADDR	0x0c4
    160        1.4  uch #define PLUM_PCMCIA_MEMWINSTOPADDR(x)					\
    161        1.1  uch 	((x) * 0x20 + PLUM_PCMCIA_MEMWIN0STOPADDR)
    162        1.1  uch 
    163        1.1  uch #define PLUM_PCMCIA_MEMWIN0OFSADDR	0x048
    164        1.1  uch #define PLUM_PCMCIA_MEMWIN1OFSADDR	0x068
    165        1.1  uch #define PLUM_PCMCIA_MEMWIN2OFSADDR	0x088
    166        1.1  uch #define PLUM_PCMCIA_MEMWIN3OFSADDR	0x0a8
    167        1.1  uch #define PLUM_PCMCIA_MEMWIN4OFSADDR	0x0c8
    168        1.4  uch #define PLUM_PCMCIA_MEMWINOFSADDR(x)					\
    169        1.1  uch 	((x) * 0x20 + PLUM_PCMCIA_MEMWIN0OFSADDR)
    170        1.1  uch 
    171        1.1  uch #define PLUM_PCMCIA_MEMWIN0CTRL		0x04c
    172        1.1  uch #define PLUM_PCMCIA_MEMWIN1CTRL		0x06c
    173        1.1  uch #define PLUM_PCMCIA_MEMWIN2CTRL		0x08c
    174        1.1  uch #define PLUM_PCMCIA_MEMWIN3CTRL		0x0ac
    175        1.1  uch #define PLUM_PCMCIA_MEMWIN4CTRL		0x0cc
    176        1.4  uch #define PLUM_PCMCIA_MEMWINCTRL(x)					\
    177        1.1  uch 	((x) * 0x20 + PLUM_PCMCIA_MEMWIN0CTRL)
    178        1.1  uch 
    179        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT	24
    180        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_MASK		0x3
    181        1.4  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP(cr)					\
    182        1.4  uch 	(((cr) >> PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT) &			\
    183        1.1  uch 	PLUM_PCMCIA_MEMWINCTRL_MAP_MASK)
    184        1.4  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_SET(cr, val)				\
    185        1.4  uch 	((cr) | (((val) << PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT) &		\
    186        1.1  uch 	(PLUM_PCMCIA_MEMWINCTRL_MAP_MASK << PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT)))
    187        1.4  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_CLEAR(cr)				\
    188        1.1  uch 	((cr) &= ~(PLUM_PCMCIA_MEMWINCTRL_MAP_MASK << PLUM_PCMCIA_MEMWINCTRL_MAP_SHIFT))
    189        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_AREA1	0x0
    190        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_AREA2	0x1
    191        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_AREA3	0x2
    192        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_MAP_AREA4	0x3
    193        1.1  uch 
    194        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_WRPROTECT	0x00800000
    195        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_REGACTIVE	0x00400000
    196        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_DATASIZE16	0x00000080
    197        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_ZERO_WS		0x00000040
    198        1.1  uch 
    199        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_SHIFT	14
    200        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_MASK	0x3
    201        1.4  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING(cr)				\
    202        1.4  uch 	(((cr) >> PLUM_PCMCIA_MEMWINCTRL_TIMING_SHIFT) &		\
    203        1.1  uch 	PLUM_PCMCIA_MEMWINCTRL_TIMING_MASK)
    204        1.4  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_SET(cr, val)			\
    205        1.4  uch 	((cr) | (((val) << PLUM_PCMCIA_MEMWINCTRL_TIMING_SHIFT) &	\
    206        1.4  uch 	(PLUM_PCMCIA_MEMWINCTRL_TIMING_MASK <<				\
    207        1.4  uch 	PLUM_PCMCIA_MEMWINCTRL_TIMING_SHIFT)))
    208        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_STD	0x0
    209        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_1WAIT	0x1
    210        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_2WAIT	0x2
    211        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_TIMING_3WAIT	0x3
    212        1.1  uch 
    213        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_DATASIZE_16BIT	0x00000080 /* else 8bit */
    214        1.1  uch #define PLUM_PCMCIA_MEMWINCTRL_ZEROWS		0x00000040
    215        1.1  uch 
    216        1.1  uch #define PLUM_PCMCIA_GENCTRL2		0x058
    217        1.1  uch #define PLUM_PCMCIA_GENCTRL2_VCC5V	0x000000c0
    218        1.1  uch #define PLUM_PCMCIA_GENCTRL2_VCC3V	0x00000080
    219        1.1  uch 
    220        1.1  uch #define PLUM_PCMCIA_GLOBALCTRL		0x078
    221        1.2  uch #define PLUM_PCMCIA_GLOBALCTRL_EXPLICIT_WB_CSC_INT	0x04
    222        1.2  uch 
    223        1.1  uch #define PLUM_PCMCIA_TIMING		0x0ec
    224        1.1  uch 
    225        1.1  uch #define PLUM_PCMCIA_FUNCCTRL		0x0f8
    226        1.1  uch #define PLUM_PCMCIA_FUNCCTRL_3VSUPPORT	0x00000001
    227        1.1  uch #define PLUM_PCMCIA_FUNCCTRL_VSSEN	0x00000002
    228        1.1  uch 
    229        1.1  uch #define PLUM_PCMCIA_SPECIALMODE		0x0fc
    230        1.1  uch 
    231        1.1  uch #define PLUM_PCMCIA_SLOTCTRL		0x100
    232        1.1  uch #define PLUM_PCMCIA_SLOTCTRL_ENABLE	0x00000080
    233        1.1  uch 
    234        1.1  uch #define PLUM_PCMCIA_BUFOFF		0x104
    235        1.1  uch #define PLUM_PCMCIA_CARDDETECTMODE	0x108
    236        1.1  uch #define PLUM_PCMCIA_CARDPWRCTRL		0x10c
    237        1.3  uch #define PLUM_PCMCIA_CARDPWRCTRL_OFF	1
    238        1.3  uch #define PLUM_PCMCIA_CARDPWRCTRL_ON	0
    239