plumpower.c revision 1.5 1 1.5 uch /* $NetBSD: plumpower.c,v 1.5 2000/10/04 13:53:55 uch Exp $ */
2 1.1 uch
3 1.5 uch /*-
4 1.5 uch * Copyright (c) 1999, 2000 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.5 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.5 uch * by UCHIYAMA Yasushi.
9 1.5 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.5 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.5 uch * notice, this list of conditions and the following disclaimer in the
17 1.5 uch * documentation and/or other materials provided with the distribution.
18 1.5 uch * 3. All advertising materials mentioning features or use of this software
19 1.5 uch * must display the following acknowledgement:
20 1.5 uch * This product includes software developed by the NetBSD
21 1.5 uch * Foundation, Inc. and its contributors.
22 1.5 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.5 uch * contributors may be used to endorse or promote products derived
24 1.5 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.5 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.5 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.5 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.5 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.5 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.5 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.5 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.5 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.5 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.5 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.5 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.5 uch
39 1.3 uch #undef PLUMPOWERDEBUG
40 1.1 uch #include "opt_tx39_debug.h"
41 1.1 uch
42 1.1 uch #include <sys/param.h>
43 1.1 uch #include <sys/systm.h>
44 1.1 uch #include <sys/device.h>
45 1.1 uch #include <sys/malloc.h>
46 1.1 uch
47 1.1 uch #include <machine/bus.h>
48 1.1 uch #include <machine/intr.h>
49 1.1 uch
50 1.1 uch #include <hpcmips/tx/tx39var.h>
51 1.1 uch #include <hpcmips/dev/plumvar.h>
52 1.1 uch #include <hpcmips/dev/plumpowervar.h>
53 1.1 uch #include <hpcmips/dev/plumpowerreg.h>
54 1.1 uch
55 1.3 uch #ifdef PLUMPOWERDEBUG
56 1.3 uch int plumpower_debug = 1;
57 1.3 uch #define DPRINTF(arg) if (plumpower_debug) printf arg;
58 1.3 uch #define DPRINTFN(n, arg) if (plumpower_debug > (n)) printf arg;
59 1.3 uch #else
60 1.3 uch #define DPRINTF(arg)
61 1.3 uch #define DPRINTFN(n, arg)
62 1.3 uch #endif
63 1.3 uch
64 1.5 uch int plumpower_match(struct device *, struct cfdata *, void *);
65 1.5 uch void plumpower_attach(struct device *, struct device *, void *);
66 1.1 uch
67 1.1 uch struct plumpower_softc {
68 1.1 uch struct device sc_dev;
69 1.1 uch plum_chipset_tag_t sc_pc;
70 1.1 uch bus_space_tag_t sc_regt;
71 1.1 uch bus_space_handle_t sc_regh;
72 1.1 uch };
73 1.1 uch
74 1.1 uch struct cfattach plumpower_ca = {
75 1.1 uch sizeof(struct plumpower_softc), plumpower_match, plumpower_attach
76 1.1 uch };
77 1.1 uch
78 1.5 uch #ifdef PLUMPOWERDEBUG
79 1.5 uch static void plumpower_dump(struct plumpower_softc *);
80 1.5 uch #endif
81 1.1 uch
82 1.1 uch int
83 1.5 uch plumpower_match(struct device *parent, struct cfdata *cf, void *aux)
84 1.1 uch {
85 1.1 uch return 2; /* 1st attach group */
86 1.1 uch }
87 1.1 uch
88 1.1 uch void
89 1.5 uch plumpower_attach(struct device *parent, struct device *self, void *aux)
90 1.1 uch {
91 1.1 uch struct plum_attach_args *pa = aux;
92 1.1 uch struct plumpower_softc *sc = (void*)self;
93 1.1 uch
94 1.1 uch printf("\n");
95 1.1 uch sc->sc_pc = pa->pa_pc;
96 1.1 uch sc->sc_regt = pa->pa_regt;
97 1.1 uch
98 1.1 uch if (bus_space_map(sc->sc_regt, PLUM_POWER_REGBASE,
99 1.1 uch PLUM_POWER_REGSIZE, 0, &sc->sc_regh)) {
100 1.1 uch printf(": register map failed\n");
101 1.1 uch return;
102 1.1 uch }
103 1.1 uch plum_conf_register_power(sc->sc_pc, (void*)sc);
104 1.3 uch #ifdef PLUMPOWERDEBUG
105 1.1 uch plumpower_dump(sc);
106 1.3 uch #endif
107 1.2 uch /* disable all power/clock */
108 1.2 uch plum_conf_write(sc->sc_regt, sc->sc_regh,
109 1.2 uch PLUM_POWER_PWRCONT_REG, 0);
110 1.2 uch plum_conf_write(sc->sc_regt, sc->sc_regh,
111 1.2 uch PLUM_POWER_CLKCONT_REG, 0);
112 1.2 uch
113 1.2 uch /* enable MCS interface from TX3922 */
114 1.1 uch plum_conf_write(sc->sc_regt, sc->sc_regh, PLUM_POWER_INPENA_REG,
115 1.1 uch PLUM_POWER_INPENA);
116 1.1 uch }
117 1.1 uch
118 1.1 uch void
119 1.5 uch plum_power_ioreset(plum_chipset_tag_t pc)
120 1.1 uch {
121 1.1 uch struct plumpower_softc *sc = pc->pc_powert;
122 1.1 uch bus_space_tag_t regt = sc->sc_regt;
123 1.1 uch bus_space_handle_t regh = sc->sc_regh;
124 1.1 uch
125 1.1 uch plum_conf_write(regt, regh, PLUM_POWER_RESETC_REG,
126 1.1 uch PLUM_POWER_RESETC_IO5CL1 |
127 1.1 uch PLUM_POWER_RESETC_IO5CL1);
128 1.1 uch plum_conf_write(regt, regh, PLUM_POWER_RESETC_REG, 0);
129 1.1 uch }
130 1.1 uch
131 1.1 uch void*
132 1.5 uch plum_power_establish(plum_chipset_tag_t pc, int src)
133 1.1 uch {
134 1.1 uch struct plumpower_softc *sc = pc->pc_powert;
135 1.1 uch bus_space_tag_t regt = sc->sc_regt;
136 1.1 uch bus_space_handle_t regh = sc->sc_regh;
137 1.1 uch plumreg_t pwrreg, clkreg;
138 1.1 uch
139 1.1 uch pwrreg = plum_conf_read(regt, regh, PLUM_POWER_PWRCONT_REG);
140 1.1 uch clkreg = plum_conf_read(regt, regh, PLUM_POWER_CLKCONT_REG);
141 1.1 uch
142 1.1 uch switch(src) {
143 1.1 uch default:
144 1.1 uch panic("plum_power_establish: unknown power source");
145 1.1 uch case PLUM_PWR_LCD:
146 1.2 uch pwrreg |= PLUM_POWER_PWRCONT_LCDPWR;
147 1.2 uch plum_conf_write(regt, regh, PLUM_POWER_PWRCONT_REG, pwrreg);
148 1.2 uch pwrreg |= PLUM_POWER_PWRCONT_LCDDSP;
149 1.2 uch plum_conf_write(regt, regh, PLUM_POWER_PWRCONT_REG, pwrreg);
150 1.2 uch pwrreg |= PLUM_POWER_PWRCONT_LCDOE;
151 1.1 uch break;
152 1.1 uch case PLUM_PWR_BKL:
153 1.1 uch pwrreg |= PLUM_POWER_PWRCONT_BKLIGHT;
154 1.1 uch break;
155 1.1 uch case PLUM_PWR_IO5:
156 1.2 uch /* reset I/O bus (High/Low) */
157 1.2 uch plum_power_ioreset(pc);
158 1.2 uch
159 1.2 uch /* supply power */
160 1.2 uch pwrreg |= PLUM_POWER_PWRCONT_IO5PWR;
161 1.2 uch plum_conf_write(regt, regh, PLUM_POWER_PWRCONT_REG, pwrreg);
162 1.2 uch
163 1.2 uch /* output enable & supply clock */
164 1.2 uch pwrreg |= PLUM_POWER_PWRCONT_IO5OE;
165 1.1 uch clkreg |= PLUM_POWER_CLKCONT_IO5CLK;
166 1.1 uch break;
167 1.1 uch case PLUM_PWR_EXTPW0:
168 1.1 uch pwrreg |= PLUM_POWER_PWRCONT_EXTPW0;
169 1.1 uch break;
170 1.1 uch case PLUM_PWR_EXTPW1:
171 1.1 uch pwrreg |= PLUM_POWER_PWRCONT_EXTPW1;
172 1.1 uch break;
173 1.1 uch case PLUM_PWR_EXTPW2:
174 1.1 uch pwrreg |= PLUM_POWER_PWRCONT_EXTPW2;
175 1.1 uch break;
176 1.1 uch case PLUM_PWR_USB:
177 1.2 uch /* output enable */
178 1.1 uch pwrreg |= PLUM_POWER_PWRCONT_USBEN;
179 1.2 uch /* supply clock to the USB host controller */
180 1.2 uch clkreg |= PLUM_POWER_CLKCONT_USBCLK1;
181 1.4 uch /*
182 1.4 uch * clock supply is adaptively controlled by hardware
183 1.4 uch * (recommended)
184 1.4 uch */
185 1.2 uch clkreg &= ~PLUM_POWER_CLKCONT_USBCLK2;
186 1.1 uch break;
187 1.1 uch case PLUM_PWR_SM:
188 1.1 uch clkreg |= PLUM_POWER_CLKCONT_SMCLK;
189 1.1 uch break;
190 1.1 uch case PLUM_PWR_PCC1:
191 1.1 uch clkreg |= PLUM_POWER_CLKCONT_PCCCLK1;
192 1.1 uch break;
193 1.1 uch case PLUM_PWR_PCC2:
194 1.1 uch clkreg |= PLUM_POWER_CLKCONT_PCCCLK2;
195 1.1 uch break;
196 1.1 uch }
197 1.1 uch
198 1.1 uch plum_conf_write(regt, regh, PLUM_POWER_PWRCONT_REG, pwrreg);
199 1.1 uch plum_conf_write(regt, regh, PLUM_POWER_CLKCONT_REG, clkreg);
200 1.3 uch #ifdef PLUMPOWERDEBUG
201 1.2 uch plumpower_dump(sc);
202 1.3 uch #endif
203 1.1 uch return (void*)src;
204 1.1 uch }
205 1.1 uch
206 1.1 uch void
207 1.5 uch plum_power_disestablish(plum_chipset_tag_t pc, int ph)
208 1.1 uch {
209 1.1 uch struct plumpower_softc *sc = pc->pc_powert;
210 1.1 uch bus_space_tag_t regt = sc->sc_regt;
211 1.1 uch bus_space_handle_t regh = sc->sc_regh;
212 1.1 uch int src = (int)ph;
213 1.1 uch plumreg_t pwrreg, clkreg;
214 1.1 uch
215 1.1 uch pwrreg = plum_conf_read(regt, regh, PLUM_POWER_PWRCONT_REG);
216 1.1 uch clkreg = plum_conf_read(regt, regh, PLUM_POWER_CLKCONT_REG);
217 1.1 uch
218 1.1 uch switch(src) {
219 1.1 uch default:
220 1.1 uch panic("plum_power_disestablish: unknown power source");
221 1.1 uch case PLUM_PWR_LCD:
222 1.5 uch pwrreg &= ~PLUM_POWER_PWRCONT_LCDOE;
223 1.5 uch plum_conf_write(regt, regh, PLUM_POWER_PWRCONT_REG, pwrreg);
224 1.5 uch pwrreg &= ~PLUM_POWER_PWRCONT_LCDDSP;
225 1.5 uch plum_conf_write(regt, regh, PLUM_POWER_PWRCONT_REG, pwrreg);
226 1.5 uch pwrreg &= ~PLUM_POWER_PWRCONT_LCDPWR;
227 1.1 uch break;
228 1.1 uch case PLUM_PWR_BKL:
229 1.1 uch pwrreg &= ~PLUM_POWER_PWRCONT_BKLIGHT;
230 1.1 uch break;
231 1.1 uch case PLUM_PWR_IO5:
232 1.1 uch pwrreg &= ~(PLUM_POWER_PWRCONT_IO5PWR |
233 1.1 uch PLUM_POWER_PWRCONT_IO5OE);
234 1.1 uch clkreg &= ~PLUM_POWER_CLKCONT_IO5CLK;
235 1.1 uch break;
236 1.1 uch case PLUM_PWR_EXTPW0:
237 1.1 uch pwrreg &= ~PLUM_POWER_PWRCONT_EXTPW0;
238 1.1 uch break;
239 1.1 uch case PLUM_PWR_EXTPW1:
240 1.1 uch pwrreg &= ~PLUM_POWER_PWRCONT_EXTPW1;
241 1.1 uch break;
242 1.1 uch case PLUM_PWR_EXTPW2:
243 1.1 uch pwrreg &= ~PLUM_POWER_PWRCONT_EXTPW2;
244 1.1 uch break;
245 1.1 uch case PLUM_PWR_USB:
246 1.1 uch pwrreg &= ~PLUM_POWER_PWRCONT_USBEN;
247 1.1 uch clkreg &= ~(PLUM_POWER_CLKCONT_USBCLK1 |
248 1.1 uch PLUM_POWER_CLKCONT_USBCLK2);
249 1.1 uch break;
250 1.1 uch case PLUM_PWR_SM:
251 1.1 uch clkreg &= ~PLUM_POWER_CLKCONT_SMCLK;
252 1.1 uch break;
253 1.1 uch case PLUM_PWR_PCC1:
254 1.1 uch clkreg &= ~PLUM_POWER_CLKCONT_PCCCLK1;
255 1.1 uch break;
256 1.1 uch case PLUM_PWR_PCC2:
257 1.1 uch clkreg &= ~PLUM_POWER_CLKCONT_PCCCLK2;
258 1.1 uch break;
259 1.1 uch }
260 1.1 uch
261 1.1 uch plum_conf_write(regt, regh, PLUM_POWER_PWRCONT_REG, pwrreg);
262 1.1 uch plum_conf_write(regt, regh, PLUM_POWER_CLKCONT_REG, clkreg);
263 1.3 uch #ifdef PLUMPOWERDEBUG
264 1.2 uch plumpower_dump(sc);
265 1.3 uch #endif
266 1.1 uch }
267 1.1 uch
268 1.5 uch #ifdef PLUMPOWERDEBUG
269 1.1 uch #define ISPOWERSUPPLY(r, m) __is_set_print(r, PLUM_POWER_PWRCONT_##m, #m)
270 1.1 uch #define ISCLOCKSUPPLY(r, m) __is_set_print(r, PLUM_POWER_CLKCONT_##m, #m)
271 1.5 uch static void
272 1.5 uch plumpower_dump(struct plumpower_softc *sc)
273 1.1 uch {
274 1.1 uch bus_space_tag_t regt = sc->sc_regt;
275 1.1 uch bus_space_handle_t regh = sc->sc_regh;
276 1.1 uch plumreg_t reg;
277 1.1 uch
278 1.1 uch reg = plum_conf_read(regt, regh, PLUM_POWER_PWRCONT_REG);
279 1.1 uch printf(" power:");
280 1.1 uch ISPOWERSUPPLY(reg, USBEN);
281 1.1 uch ISPOWERSUPPLY(reg, IO5OE);
282 1.1 uch ISPOWERSUPPLY(reg, LCDOE);
283 1.1 uch ISPOWERSUPPLY(reg, EXTPW2);
284 1.1 uch ISPOWERSUPPLY(reg, EXTPW1);
285 1.1 uch ISPOWERSUPPLY(reg, EXTPW0);
286 1.1 uch ISPOWERSUPPLY(reg, IO5PWR);
287 1.1 uch ISPOWERSUPPLY(reg, BKLIGHT);
288 1.1 uch ISPOWERSUPPLY(reg, LCDPWR);
289 1.1 uch ISPOWERSUPPLY(reg, LCDDSP);
290 1.1 uch reg = plum_conf_read(regt, regh, PLUM_POWER_CLKCONT_REG);
291 1.1 uch printf("\n clock:");
292 1.1 uch ISCLOCKSUPPLY(reg, USBCLK2);
293 1.1 uch ISCLOCKSUPPLY(reg, USBCLK1);
294 1.1 uch ISCLOCKSUPPLY(reg, IO5CLK);
295 1.1 uch ISCLOCKSUPPLY(reg, SMCLK);
296 1.1 uch ISCLOCKSUPPLY(reg, PCCCLK2);
297 1.1 uch ISCLOCKSUPPLY(reg, PCCCLK1);
298 1.1 uch reg = plum_conf_read(regt, regh, PLUM_POWER_INPENA_REG);
299 1.1 uch printf("\n MCS interface %sebled",
300 1.1 uch reg & PLUM_POWER_INPENA ? "en" : "dis");
301 1.1 uch reg = plum_conf_read(regt, regh, PLUM_POWER_RESETC_REG);
302 1.1 uch printf("\n IO5 reset:%s %s",
303 1.1 uch reg & PLUM_POWER_RESETC_IO5CL0 ? "CLRL" : "",
304 1.1 uch reg & PLUM_POWER_RESETC_IO5CL1 ? "CLRH" : "");
305 1.1 uch printf("\n");
306 1.1 uch }
307 1.5 uch #endif /* PLUMPOWERDEBUG */
308 1.1 uch
309