ucb1200reg.h revision 1.8 1 1.8 martin /* $NetBSD: ucb1200reg.h,v 1.8 2008/04/28 20:23:21 martin Exp $ */
2 1.1 uch
3 1.6 uch /*-
4 1.7 uch * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 1.7 uch * All rights reserved.
6 1.7 uch *
7 1.7 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.7 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.6 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.6 uch * notice, this list of conditions and the following disclaimer in the
17 1.6 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch *
19 1.7 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.7 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.7 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.7 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.7 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.7 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.7 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.7 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.7 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.7 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.7 uch * POSSIBILITY OF SUCH DAMAGE.
30 1.1 uch */
31 1.1 uch
32 1.1 uch /*
33 1.1 uch * PHILIPS UCB1200 Advanced modem/audio analog front-end
34 1.1 uch */
35 1.1 uch
36 1.1 uch /* Internal register. access via SIB */
37 1.1 uch #define UCB1200_IO_DATA_REG 0
38 1.1 uch #define UCB1200_IO_DIR_REG 1
39 1.1 uch #define UCB1200_POSINTEN_REG 2
40 1.1 uch #define UCB1200_NEGINTEN_REG 3
41 1.1 uch #define UCB1200_INTSTAT_REG 4
42 1.1 uch #define UCB1200_TELECOMCTRLA_REG 5
43 1.1 uch #define UCB1200_TELECOMCTRLB_REG 6
44 1.1 uch #define UCB1200_AUDIOCTRLA_REG 7
45 1.1 uch #define UCB1200_AUDIOCTRLB_REG 8
46 1.1 uch #define UCB1200_TSCTRL_REG 9
47 1.1 uch #define UCB1200_ADCCTRL_REG 10
48 1.1 uch #define UCB1200_ADCDATA_REG 11
49 1.1 uch #define UCB1200_ID_REG 12
50 1.1 uch #define UCB1200_MODE_REG 13
51 1.1 uch #define UCB1200_RESERVED_REG 14
52 1.1 uch #define UCB1200_NULL_REG 15 /* always returns 0xffff */
53 1.1 uch
54 1.1 uch /*
55 1.2 uch * I/O port data register
56 1.2 uch */
57 1.3 uch #define UCB1200_IOPORT_MAX 10
58 1.2 uch #define UCB1200_IO_DATA_SPEAKER 0x100 /* XXX general? */
59 1.2 uch
60 1.2 uch /*
61 1.2 uch * Telecom control register A
62 1.2 uch */
63 1.2 uch #define UCB1200_TELECOMCTRLA_DIV_MIN 16
64 1.2 uch #define UCB1200_TELECOMCTRLA_DIV_MAX 127
65 1.2 uch #define UCB1200_TELECOMCTRLA_DIV_SHIFT 0
66 1.2 uch #define UCB1200_TELECOMCTRLA_DIV_MASK 0x7f
67 1.6 uch #define UCB1200_TELECOMCTRLA_DIV(cr) \
68 1.6 uch (((cr) >> UCB1200_TELECOMCTRLA_DIV_SHIFT) & \
69 1.2 uch UCB1200_TELECOMCTRLA_DIV_MASK)
70 1.6 uch #define UCB1200_TELECOMCTRLA_DIV_SET(cr, val) \
71 1.6 uch ((cr) | (((val) << UCB1200_TELECOMCTRLA_DIV_SHIFT) & \
72 1.2 uch (UCB1200_TELECOMCTRLA_DIV_MASK << UCB1200_TELECOMCTRLA_DIV_SHIFT)))
73 1.2 uch
74 1.2 uch #define UCB1200_TELECOMCTRLA_LOOP 0x0080
75 1.2 uch
76 1.2 uch /*
77 1.2 uch * Telecom control register B
78 1.2 uch */
79 1.2 uch #define UCB1200_TELECOMCTRLB_VBF 0x0008
80 1.2 uch #define UCB1200_TELECOMCTRLB_CLIPSTATCLR 0x0010
81 1.2 uch #define UCB1200_TELECOMCTRLB_ATT 0x0040
82 1.2 uch #define UCB1200_TELECOMCTRLB_STS 0x0800
83 1.2 uch #define UCB1200_TELECOMCTRLB_MUTE 0x2000
84 1.2 uch #define UCB1200_TELECOMCTRLB_INEN 0x4000
85 1.2 uch #define UCB1200_TELECOMCTRLB_OUTEN 0x8000
86 1.2 uch
87 1.2 uch /*
88 1.2 uch * Audio control register A
89 1.2 uch */
90 1.2 uch #define UCB1200_AUDIOCTRLA_DIV_MIN 6
91 1.2 uch #define UCB1200_AUDIOCTRLA_DIV_MAX 127
92 1.2 uch #define UCB1200_AUDIOCTRLA_DIV_SHIFT 0
93 1.2 uch #define UCB1200_AUDIOCTRLA_DIV_MASK 0x7f
94 1.6 uch #define UCB1200_AUDIOCTRLA_DIV(cr) \
95 1.6 uch (((cr) >> UCB1200_AUDIOCTRLA_DIV_SHIFT) & \
96 1.2 uch UCB1200_AUDIOCTRLA_DIV_MASK)
97 1.6 uch #define UCB1200_AUDIOCTRLA_DIV_SET(cr, val) \
98 1.6 uch ((cr) | (((val) << UCB1200_AUDIOCTRLA_DIV_SHIFT) & \
99 1.2 uch (UCB1200_AUDIOCTRLA_DIV_MASK << UCB1200_AUDIOCTRLA_DIV_SHIFT)))
100 1.2 uch
101 1.2 uch #define UCB1200_AUDIOCTRLA_GAIN_SHIFT 7
102 1.2 uch #define UCB1200_AUDIOCTRLA_GAIN_MASK 0x1f
103 1.6 uch #define UCB1200_AUDIOCTRLA_GAIN(cr) \
104 1.6 uch (((cr) >> UCB1200_AUDIOCTRLA_GAIN_SHIFT) & \
105 1.2 uch UCB1200_AUDIOCTRLA_GAIN_MASK)
106 1.6 uch #define UCB1200_AUDIOCTRLA_GAIN_SET(cr, val) \
107 1.6 uch ((cr) | (((val) << UCB1200_AUDIOCTRLA_GAIN_SHIFT) & \
108 1.2 uch (UCB1200_AUDIOCTRLA_GAIN_MASK << UCB1200_AUDIOCTRLA_GAIN_SHIFT)))
109 1.2 uch
110 1.2 uch /*
111 1.2 uch * Audio control register B
112 1.2 uch */
113 1.2 uch #define UCB1200_AUDIOCTRLB_ATT_MIN 0
114 1.2 uch #define UCB1200_AUDIOCTRLB_ATT_MAX 0x1f
115 1.2 uch #define UCB1200_AUDIOCTRLB_ATT_SHIFT 0
116 1.2 uch #define UCB1200_AUDIOCTRLB_ATT_MASK 0x1f
117 1.4 uch #define UCB1200_AUDIOCTRLB_ATT(cr) \
118 1.4 uch (((cr) >> UCB1200_AUDIOCTRLB_ATT_SHIFT) & \
119 1.2 uch UCB1200_AUDIOCTRLB_ATT_MASK)
120 1.4 uch #define UCB1200_AUDIOCTRLB_ATT_CLR(cr) \
121 1.4 uch ((cr) & ~(UCB1200_AUDIOCTRLB_ATT_MASK << \
122 1.4 uch UCB1200_AUDIOCTRLB_ATT_SHIFT))
123 1.4 uch #define UCB1200_AUDIOCTRLB_ATT_SET(cr, val) \
124 1.4 uch ((cr) | (((val) << UCB1200_AUDIOCTRLB_ATT_SHIFT) & \
125 1.2 uch (UCB1200_AUDIOCTRLB_ATT_MASK << UCB1200_AUDIOCTRLB_ATT_SHIFT)))
126 1.2 uch
127 1.2 uch #define UCB1200_AUDIOCTRLB_CLIPSTATCLR 0x0040
128 1.2 uch #define UCB1200_AUDIOCTRLB_LOOP 0x0100
129 1.2 uch #define UCB1200_AUDIOCTRLB_MUTE 0x2000
130 1.2 uch #define UCB1200_AUDIOCTRLB_INEN 0x4000
131 1.2 uch #define UCB1200_AUDIOCTRLB_OUTEN 0x8000
132 1.2 uch
133 1.2 uch /*
134 1.1 uch * Touch screen control register
135 1.1 uch */
136 1.1 uch #define UCB1200_TSCTRL_MXLOW 0x00002000
137 1.1 uch #define UCB1200_TSCTRL_PXLOW 0x00001000
138 1.1 uch #define UCB1200_TSCTRL_BIAS 0x00000800
139 1.1 uch
140 1.1 uch #define UCB1200_TSCTRL_MODE_SHIFT 8
141 1.1 uch #define UCB1200_TSCTRL_MODE_MASK 0x7f
142 1.6 uch #define UCB1200_TSCTRL_MODE(cr) \
143 1.6 uch (((cr) >> UCB1200_TSCTRL_MODE_SHIFT) & \
144 1.1 uch UCB1200_TSCTRL_MODE_MASK)
145 1.1 uch #define UCB1200_TSCTRL_MODE_INTERRUPT 0
146 1.1 uch #define UCB1200_TSCTRL_MODE_PRESSURE (1 << UCB1200_TSCTRL_MODE_SHIFT)
147 1.1 uch #define UCB1200_TSCTRL_MODE_POSITION0 (2 << UCB1200_TSCTRL_MODE_SHIFT)
148 1.1 uch #define UCB1200_TSCTRL_MODE_POSITION1 (3 << UCB1200_TSCTRL_MODE_SHIFT)
149 1.1 uch
150 1.1 uch #define UCB1200_TSCTRL_PYGND 0x00000080
151 1.1 uch #define UCB1200_TSCTRL_MYGND 0x00000040
152 1.1 uch #define UCB1200_TSCTRL_PXGND 0x00000020
153 1.1 uch #define UCB1200_TSCTRL_MXGND 0x00000010
154 1.1 uch #define UCB1200_TSCTRL_PYPWR 0x00000008
155 1.1 uch #define UCB1200_TSCTRL_MYPWR 0x00000004
156 1.1 uch #define UCB1200_TSCTRL_PXPWR 0x00000002
157 1.1 uch #define UCB1200_TSCTRL_MXPWR 0x00000001
158 1.1 uch
159 1.1 uch /* touch screen modes */
160 1.6 uch #define UCB1200_TSCTRL_YPOSITION \
161 1.6 uch (UCB1200_TSCTRL_PXPWR | UCB1200_TSCTRL_MXGND | \
162 1.1 uch UCB1200_TSCTRL_MODE_POSITION0 | UCB1200_TSCTRL_BIAS)
163 1.6 uch #define UCB1200_TSCTRL_XPOSITION \
164 1.6 uch (UCB1200_TSCTRL_PYPWR | UCB1200_TSCTRL_MYGND | \
165 1.1 uch UCB1200_TSCTRL_MODE_POSITION0 | UCB1200_TSCTRL_BIAS)
166 1.6 uch #define UCB1200_TSCTRL_PRESSURE \
167 1.6 uch (UCB1200_TSCTRL_PXPWR | UCB1200_TSCTRL_MXPWR | \
168 1.6 uch UCB1200_TSCTRL_PYGND | UCB1200_TSCTRL_MYGND | \
169 1.1 uch UCB1200_TSCTRL_MODE_PRESSURE | UCB1200_TSCTRL_BIAS)
170 1.6 uch
171 1.6 uch #define UCB1200_TSCTRL_INTERRUPT \
172 1.6 uch (UCB1200_TSCTRL_PXPWR | UCB1200_TSCTRL_MXPWR | \
173 1.6 uch UCB1200_TSCTRL_PYGND | UCB1200_TSCTRL_MYGND | \
174 1.1 uch UCB1200_TSCTRL_MODE_INTERRUPT)
175 1.1 uch
176 1.1 uch #define UCB1200_TSCTRL_PRESSURE1
177 1.1 uch #define UCB1200_TSCTRL_PRESSURE2
178 1.1 uch #define UCB1200_TSCTRL_PRESSURE3
179 1.1 uch #define UCB1200_TSCTRL_PRESSURE4
180 1.1 uch #define UCB1200_TSCTRL_PRESSURE5
181 1.1 uch #define UCB1200_TSCTRL_XRESISTANCE
182 1.1 uch #define UCB1200_TSCTRL_YRESISTANCE
183 1.1 uch
184 1.1 uch /*
185 1.1 uch * ADC control register
186 1.1 uch */
187 1.1 uch #define UCB1200_ADCCTRL_ENABLE 0x8000
188 1.1 uch #define UCB1200_ADCCTRL_START 0x0080
189 1.1 uch #define UCB1200_ADCCTRL_EXTREF 0x0020
190 1.1 uch
191 1.1 uch #define UCB1200_ADCCTRL_INPUT_SHIFT 2
192 1.1 uch #define UCB1200_ADCCTRL_INPUT_MASK 0x7
193 1.6 uch #define UCB1200_ADCCTRL_INPUT_SET(cr, val) \
194 1.6 uch ((cr) | (((val) << UCB1200_ADCCTRL_INPUT_SHIFT) & \
195 1.1 uch (UCB1200_ADCCTRL_INPUT_MASK << UCB1200_ADCCTRL_INPUT_SHIFT)))
196 1.1 uch #define UCB1200_ADCCTRL_INPUT_TSPX 0x0
197 1.1 uch #define UCB1200_ADCCTRL_INPUT_TSMX 0x1
198 1.1 uch #define UCB1200_ADCCTRL_INPUT_TSPY 0x2
199 1.1 uch #define UCB1200_ADCCTRL_INPUT_TSMY 0x3
200 1.1 uch #define UCB1200_ADCCTRL_INPUT_AD0 0x4
201 1.1 uch #define UCB1200_ADCCTRL_INPUT_AD1 0x5
202 1.1 uch #define UCB1200_ADCCTRL_INPUT_AD2 0x6
203 1.1 uch #define UCB1200_ADCCTRL_INPUT_AD3 0x7
204 1.1 uch
205 1.1 uch #define UCB1200_ADCCTRL_VREFBYP 0x0002
206 1.1 uch #define UCB1200_ADCCTRL_SYNCMODE 0x0001
207 1.1 uch
208 1.1 uch /*
209 1.1 uch * ADC data register
210 1.1 uch */
211 1.1 uch #define UCB1200_ADCDATA_INPROGRESS 0x8000
212 1.1 uch
213 1.1 uch #define UCB1200_ADCDATA_SHIFT 5
214 1.1 uch #define UCB1200_ADCDATA_MASK 0x3ff
215 1.6 uch #define UCB1200_ADCDATA(cr) \
216 1.6 uch (((cr) >> UCB1200_ADCDATA_SHIFT) & \
217 1.1 uch UCB1200_ADCDATA_MASK)
218 1.1 uch
219 1.1 uch /*
220 1.1 uch * ID register
221 1.1 uch */
222 1.5 uch /* PHILIPS products */
223 1.5 uch /* Version 3, Device 0, Supplier 1 */
224 1.5 uch #define UCB1100_ID 0x1003
225 1.1 uch /* Version 4, Device 0, Supplier 1 */
226 1.1 uch #define UCB1200_ID 0x1004
227 1.5 uch /* Version 10, Device 0, Supplier 1 */
228 1.5 uch #define UCB1300_ID 0x100a
229 1.2 uch /* TOSHIBA TC35413F */
230 1.2 uch #define TC35413F_ID 0x9712
231