tx39.c revision 1.24 1 /* $NetBSD: tx39.c,v 1.24 2001/09/15 19:51:39 uch Exp $ */
2
3 /*-
4 * Copyright (c) 1999, 2000 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by UCHIYAMA Yasushi.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the NetBSD
21 * Foundation, Inc. and its contributors.
22 * 4. Neither the name of The NetBSD Foundation nor the names of its
23 * contributors may be used to endorse or promote products derived
24 * from this software without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 * POSSIBILITY OF SUCH DAMAGE.
37 */
38
39 #include "opt_tx39_debug.h"
40 #include "m38813c.h"
41 #include "tc5165buf.h"
42
43 #include <sys/param.h>
44 #include <sys/systm.h>
45 #include <sys/device.h>
46 #include <sys/kcore.h>
47
48 #include <machine/locore.h> /* cpu_id */
49 #include <machine/bootinfo.h> /* bootinfo */
50 #include <machine/sysconf.h> /* platform */
51
52 #include <machine/platid.h>
53 #include <machine/platid_mask.h>
54
55 #include <machine/bus.h>
56 #include <machine/intr.h>
57
58 #include <hpcmips/hpcmips/machdep.h> /* cpu_name */
59
60 #include <hpcmips/tx/tx39biureg.h>
61 #include <hpcmips/tx/tx39reg.h>
62 #include <hpcmips/tx/tx39var.h>
63 #ifdef TX391X
64 #include <hpcmips/tx/tx3912videovar.h>
65 #endif
66
67 #include <sys/termios.h>
68 #include <sys/ttydefaults.h>
69 #include <hpcmips/tx/tx39uartvar.h>
70 #ifndef CONSPEED
71 #define CONSPEED TTYDEF_SPEED
72 #endif
73
74 /* console keyboard */
75 #if NM38813C > 0
76 #include <hpcmips/dev/m38813cvar.h>
77 #endif
78 #if NTC5165BUF > 0
79 #include <hpcmips/dev/tc5165bufvar.h>
80 #endif
81
82 extern unsigned nullclkread(void);
83 extern unsigned (*clkread)(void);
84
85 struct tx_chipset_tag tx_chipset;
86
87 #ifdef TX39_DEBUG
88 u_int32_t tx39debugflag;
89 #endif
90
91 void tx_init(void);
92 int tx39icu_intr(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
93 void tx39clock_cpuspeed(int*, int*);
94
95 /* TX39-specific initialization vector */
96 void tx_os_init(void);
97 void tx_bus_reset(void);
98 void tx_cons_init(void);
99 void tx_device_register(struct device *, void *);
100 void tx_fb_init(caddr_t*);
101 void tx_mem_init(paddr_t);
102 void tx_find_dram(paddr_t, paddr_t);
103 void tx_reboot(int, char *);
104 int tx_intr(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
105
106 extern phys_ram_seg_t mem_clusters[];
107 extern int mem_cluster_cnt;
108
109 void
110 tx_init()
111 {
112 tx_chipset_tag_t tc;
113 int model, rev;
114 int cpuclock;
115
116 tc = tx_conf_get_tag();
117 /*
118 * Platform Specific Function Hooks
119 */
120 platform.os_init = tx_os_init;
121 platform.bus_reset = tx_bus_reset;
122 platform.cons_init = tx_cons_init;
123 platform.device_register = tx_device_register;
124 platform.fb_init = tx_fb_init;
125 platform.mem_init = tx_mem_init;
126 platform.reboot = tx_reboot;
127 platform.iointr = tx39icu_intr;
128
129 model = MIPS_PRID_REV(cpu_id);
130
131 switch (model) {
132 default:
133 /* Unknown TOSHIBA TX39-series */
134 sprintf(cpu_name, "Unknown TOSHIBA TX39-series %x", model);
135 break;
136 case TMPR3912:
137 tx39clock_cpuspeed(&cpuclock, &cpuspeed);
138
139 sprintf(cpu_name, "TOSHIBA TMPR3912 %d.%02d MHz",
140 cpuclock / 1000000, (cpuclock % 1000000) / 10000);
141 tc->tc_chipset = __TX391X;
142 break;
143 case TMPR3922:
144 tx39clock_cpuspeed(&cpuclock, &cpuspeed);
145 rev = tx_conf_read(tc, TX3922_REVISION_REG);
146
147 sprintf(cpu_name, "TOSHIBA TMPR3922 rev. %x.%x "
148 "%d.%02d MHz", (rev >> 4) & 0xf, rev & 0xf,
149 cpuclock / 1000000, (cpuclock % 1000000) / 10000);
150 tc->tc_chipset = __TX392X;
151 break;
152 }
153 }
154
155 void
156 tx_os_init()
157 {
158
159 /* no high resolution timer circuit; possibly never called */
160 clkread = nullclkread;
161 }
162
163 void
164 tx_fb_init(kernend)
165 caddr_t *kernend;
166 {
167 #ifdef TX391X
168 paddr_t fb_end;
169
170 fb_end = MIPS_KSEG0_TO_PHYS(mem_clusters[0].start +
171 mem_clusters[0].size - 1);
172 tx3912video_init(MIPS_KSEG0_TO_PHYS(*kernend), &fb_end);
173
174 /* Skip V-RAM area */
175 *kernend = (caddr_t)MIPS_PHYS_TO_KSEG0(fb_end);
176 #endif /* TX391X */
177 #ifdef TX392X
178 /*
179 * Plum V-RAM isn't accessible until pmap_bootstrap,
180 * at this time, frame buffer device is disabled.
181 */
182 bootinfo->fb_addr = 0;
183 #endif /* TX392X */
184 }
185
186 void
187 tx_mem_init(kernend)
188 paddr_t kernend;
189 {
190 mem_clusters[0].start = 0;
191 mem_clusters[0].size = kernend;
192 mem_cluster_cnt = 1;
193 /* search DRAM bank 0 */
194 tx_find_dram(kernend, 0x02000000);
195
196 /* search DRAM bank 1 */
197 tx_find_dram(0x02000000, 0x04000000);
198 /*
199 * Clear currently unused D-RAM area
200 * (For reboot Windows CE clearly)
201 */
202 memset((void *)(KERNBASE + 0x400), 0, KERNTEXTOFF -
203 (KERNBASE + 0x800));
204 }
205
206 void
207 tx_find_dram(start, end)
208 paddr_t start, end;
209 {
210 caddr_t page, startaddr, endaddr;
211
212 startaddr = (void*)MIPS_PHYS_TO_KSEG1(start);
213 endaddr = (void*)MIPS_PHYS_TO_KSEG1(end);
214
215 #define DRAM_MAGIC0 0xac1dcafe
216 #define DRAM_MAGIC1 0x19700220
217
218 page = startaddr;
219 if (badaddr(page, 4))
220 return;
221
222 *(volatile int *)(page + 0) = DRAM_MAGIC0;
223 *(volatile int *)(page + 4) = DRAM_MAGIC1;
224 wbflush();
225
226 if (*(volatile int *)(page + 0) != DRAM_MAGIC0 ||
227 *(volatile int *)(page + 4) != DRAM_MAGIC1)
228 return;
229
230 for (page += NBPG; page < endaddr; page += NBPG) {
231 if (badaddr(page, 4))
232 return;
233
234 if (*(volatile int *)(page + 0) == DRAM_MAGIC0 &&
235 *(volatile int *)(page + 4) == DRAM_MAGIC1) {
236 goto memend_found;
237 }
238 }
239
240 /* check for 32MByte memory */
241 page -= NBPG;
242 *(volatile int *)(page + 0) = DRAM_MAGIC0;
243 *(volatile int *)(page + 4) = DRAM_MAGIC1;
244 wbflush();
245
246 if (*(volatile int *)(page + 0) != DRAM_MAGIC0 ||
247 *(volatile int *)(page + 4) != DRAM_MAGIC1)
248 return; /* no memory in this bank */
249
250 memend_found:
251 mem_clusters[mem_cluster_cnt].start = start;
252 mem_clusters[mem_cluster_cnt].size = page - startaddr;
253
254 /* skip kernel area */
255 if (mem_cluster_cnt == 1)
256 mem_clusters[mem_cluster_cnt].size -= start;
257
258 mem_cluster_cnt++;
259 }
260
261 void
262 tx_reboot(howto, bootstr)
263 int howto;
264 char *bootstr;
265 {
266 goto *(u_int32_t *)MIPS_RESET_EXC_VEC;
267 }
268
269 void
270 tx_bus_reset()
271 {
272 /* hpcmips port don't use */
273 }
274
275 void
276 tx_cons_init()
277 {
278 int slot;
279 #define CONSPLATIDMATCH(p) \
280 platid_match(&platid, &platid_mask_MACH_##p)
281
282 #ifdef SERIALCONSSLOT
283 slot = SERIALCONSSLOT;
284 #else
285 slot = TX39_UARTA;
286 #endif
287 if (bootinfo->bi_cnuse & BI_CNUSE_SERIAL) {
288 if(txcom_cnattach(slot, CONSPEED,
289 (TTYDEF_CFLAG & ~(CSIZE | PARENB)) | CS8)) {
290 panic("tx_cons_init: can't attach serial console.");
291 }
292 } else {
293 #if NM38813C > 0
294 if(CONSPLATIDMATCH(VICTOR_INTERLINK) &&
295 m38813c_cnattach(TX39_SYSADDR_CARD1)) {
296 goto panic;
297 }
298 #endif
299 #if NTC5165BUF > 0
300 if(CONSPLATIDMATCH(COMPAQ_C) &&
301 tc5165buf_cnattach(TX39_SYSADDR_CS3)) {
302 goto panic;
303 }
304
305 if(CONSPLATIDMATCH(SHARP_TELIOS) &&
306 tc5165buf_cnattach(TX39_SYSADDR_CS1)) {
307 goto panic;
308 }
309
310 if(CONSPLATIDMATCH(SHARP_MOBILON) &&
311 tc5165buf_cnattach(TX39_SYSADDR_MCS0)) {
312 goto panic;
313 }
314 #endif
315 }
316
317 return;
318 panic:
319 panic("tx_cons_init: can't init console");
320 /* NOTREACHED */
321 }
322
323 void
324 tx_device_register(dev, aux)
325 struct device *dev;
326 void *aux;
327 {
328 /* hpcmips port don't use */
329 }
330
331 void
332 tx_conf_register_intr(t, intrt)
333 tx_chipset_tag_t t;
334 void *intrt;
335 {
336 KASSERT(t == &tx_chipset);
337
338 tx_chipset.tc_intrt = intrt;
339 }
340
341 void
342 tx_conf_register_power(t, powert)
343 tx_chipset_tag_t t;
344 void *powert;
345 {
346 KASSERT(t == &tx_chipset);
347
348 tx_chipset.tc_powert = powert;
349 }
350
351 void
352 tx_conf_register_clock(t, clockt)
353 tx_chipset_tag_t t;
354 void *clockt;
355 {
356 KASSERT(t == &tx_chipset);
357
358 tx_chipset.tc_clockt = clockt;
359 }
360
361 void
362 tx_conf_register_sound(t, soundt)
363 tx_chipset_tag_t t;
364 void *soundt;
365 {
366 KASSERT(t == &tx_chipset);
367
368 tx_chipset.tc_soundt = soundt;
369 }
370
371 void
372 tx_conf_register_video(t, videot)
373 tx_chipset_tag_t t;
374 void *videot;
375 {
376 KASSERT(t == &tx_chipset);
377
378 tx_chipset.tc_videot = videot;
379 }
380
381 int
382 __is_set_print(reg, mask, name)
383 u_int32_t reg;
384 int mask;
385 char *name;
386 {
387 const char onoff[2] = "_x";
388 int ret = reg & mask ? 1 : 0;
389
390 printf("%s[%c] ", name, onoff[ret]);
391
392 return (ret);
393 }
394