Home | History | Annotate | Line # | Download | only in tx
tx3912video.c revision 1.18
      1  1.18     uch /*	$NetBSD: tx3912video.c,v 1.18 2000/10/04 13:53:55 uch Exp $ */
      2   1.1     uch 
      3  1.11     uch /*-
      4  1.18     uch  * Copyright (c) 1999, 2000 The NetBSD Foundation, Inc.
      5  1.18     uch  * All rights reserved.
      6  1.18     uch  *
      7  1.18     uch  * This code is derived from software contributed to The NetBSD Foundation
      8  1.18     uch  * by UCHIYAMA Yasushi.
      9   1.1     uch  *
     10   1.1     uch  * Redistribution and use in source and binary forms, with or without
     11   1.1     uch  * modification, are permitted provided that the following conditions
     12   1.1     uch  * are met:
     13   1.1     uch  * 1. Redistributions of source code must retain the above copyright
     14   1.1     uch  *    notice, this list of conditions and the following disclaimer.
     15  1.10     uch  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.10     uch  *    notice, this list of conditions and the following disclaimer in the
     17  1.10     uch  *    documentation and/or other materials provided with the distribution.
     18  1.18     uch  * 3. All advertising materials mentioning features or use of this software
     19  1.18     uch  *    must display the following acknowledgement:
     20  1.18     uch  *        This product includes software developed by the NetBSD
     21  1.18     uch  *        Foundation, Inc. and its contributors.
     22  1.18     uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.18     uch  *    contributors may be used to endorse or promote products derived
     24  1.18     uch  *    from this software without specific prior written permission.
     25   1.1     uch  *
     26  1.18     uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.18     uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.18     uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.18     uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.18     uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.18     uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.18     uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.18     uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.18     uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.18     uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.18     uch  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1     uch  */
     38  1.18     uch 
     39  1.15     uch #define TX3912VIDEO_DEBUG
     40  1.10     uch 
     41   1.1     uch #include "opt_tx39_debug.h"
     42   1.8     uch #include "hpcfb.h"
     43   1.1     uch 
     44   1.1     uch #include <sys/param.h>
     45   1.1     uch #include <sys/systm.h>
     46   1.1     uch #include <sys/device.h>
     47   1.1     uch #include <sys/extent.h>
     48   1.1     uch 
     49  1.11     uch #include <sys/ioctl.h>
     50  1.12     uch #include <sys/buf.h>
     51  1.17     mrg 
     52  1.17     mrg #include <uvm/uvm_extern.h>
     53  1.11     uch 
     54   1.1     uch #include <machine/bus.h>
     55  1.10     uch #include <machine/bootinfo.h>
     56  1.18     uch #include <machine/config_hook.h>
     57   1.1     uch 
     58   1.1     uch #include <hpcmips/tx/tx39var.h>
     59   1.1     uch #include <hpcmips/tx/tx3912videovar.h>
     60   1.1     uch #include <hpcmips/tx/tx3912videoreg.h>
     61   1.1     uch 
     62  1.12     uch /* CLUT */
     63  1.12     uch #include <dev/wscons/wsdisplayvar.h>
     64  1.12     uch #include <dev/rasops/rasops.h>
     65  1.12     uch #include <arch/hpcmips/dev/video_subr.h>
     66  1.12     uch 
     67   1.9    sato #include <dev/wscons/wsconsio.h>
     68   1.8     uch #include <arch/hpcmips/dev/hpcfbvar.h>
     69   1.8     uch #include <arch/hpcmips/dev/hpcfbio.h>
     70   1.2     uch 
     71  1.18     uch #ifdef TX3912VIDEO_DEBUG
     72  1.18     uch int	tx3912video_debug = 1;
     73  1.18     uch #define	DPRINTF(arg) if (tx3912video_debug) printf arg;
     74  1.18     uch #define	DPRINTFN(n, arg) if (tx3912video_debug > (n)) printf arg;
     75  1.18     uch #else
     76  1.18     uch #define	DPRINTF(arg)
     77  1.18     uch #define DPRINTFN(n, arg)
     78  1.18     uch #endif
     79  1.18     uch 
     80   1.1     uch struct tx3912video_softc {
     81   1.1     uch 	struct device sc_dev;
     82  1.18     uch 	void *sc_powerhook;	/* power management hook */
     83  1.11     uch 	struct hpcfb_fbconf sc_fbconf;
     84  1.11     uch 	struct hpcfb_dspconf sc_dspconf;
     85  1.15     uch 	struct video_chip *sc_chip;
     86   1.1     uch };
     87   1.1     uch 
     88  1.15     uch /* TX3912 built-in video chip itself */
     89  1.15     uch static struct video_chip tx3912video_chip;
     90  1.15     uch 
     91  1.18     uch int	tx3912video_power(void *, int, long, void *);
     92  1.18     uch void	tx3912video_framebuffer_init(struct video_chip *);
     93  1.18     uch int	tx3912video_framebuffer_alloc(struct video_chip *, paddr_t, paddr_t *);
     94  1.18     uch void	tx3912video_reset(struct video_chip *);
     95  1.18     uch void	tx3912video_resolution_init(struct video_chip *);
     96  1.18     uch int	tx3912video_match(struct device *, struct cfdata *, void *);
     97  1.18     uch void	tx3912video_attach(struct device *, struct device *, void *);
     98  1.18     uch int	tx3912video_print(void *, const char *);
     99  1.18     uch 
    100  1.18     uch void	tx3912video_hpcfbinit(struct tx3912video_softc *);
    101  1.18     uch int	tx3912video_ioctl(void *, u_long, caddr_t, int, struct proc *);
    102  1.18     uch paddr_t	tx3912video_mmap(void *, off_t, int);
    103  1.18     uch 
    104  1.18     uch void	tx3912video_clut_init(struct tx3912video_softc *);
    105  1.18     uch void	tx3912video_clut_install(void *, struct rasops_info *);
    106  1.18     uch void	tx3912video_clut_get(struct tx3912video_softc *, u_int32_t *, int, int);
    107  1.18     uch 
    108  1.18     uch static int __get_color8(int);
    109  1.18     uch static int __get_color4(int);
    110  1.12     uch 
    111   1.1     uch struct cfattach tx3912video_ca = {
    112   1.3     uch 	sizeof(struct tx3912video_softc), tx3912video_match,
    113   1.3     uch 	tx3912video_attach
    114   1.1     uch };
    115   1.1     uch 
    116  1.11     uch struct hpcfb_accessops tx3912video_ha = {
    117  1.12     uch 	tx3912video_ioctl, tx3912video_mmap, 0, 0, 0, 0,
    118  1.12     uch 	tx3912video_clut_install
    119  1.11     uch };
    120  1.11     uch 
    121   1.1     uch int
    122  1.18     uch tx3912video_match(struct device *parent, struct cfdata *cf, void *aux)
    123   1.1     uch {
    124  1.10     uch 	return (1);
    125   1.1     uch }
    126   1.1     uch 
    127   1.1     uch void
    128  1.18     uch tx3912video_attach(struct device *parent, struct device *self, void *aux)
    129   1.1     uch {
    130  1.10     uch 	struct tx3912video_softc *sc = (void *)self;
    131  1.15     uch 	struct video_chip *chip;
    132  1.10     uch 	const char *depth_print[] = {
    133  1.10     uch 		[TX3912_VIDEOCTRL1_BITSEL_MONOCHROME] = "monochrome",
    134  1.10     uch 		[TX3912_VIDEOCTRL1_BITSEL_2BITGREYSCALE] = "2bit greyscale",
    135  1.10     uch 		[TX3912_VIDEOCTRL1_BITSEL_4BITGREYSCALE] = "4bit greyscale",
    136  1.10     uch 		[TX3912_VIDEOCTRL1_BITSEL_8BITCOLOR] = "8bit color"
    137  1.10     uch 	};
    138  1.11     uch 	struct hpcfb_attach_args ha;
    139  1.12     uch 	tx_chipset_tag_t tc;
    140  1.12     uch 	txreg_t val;
    141  1.11     uch 	int console = (bootinfo->bi_cnuse & BI_CNUSE_SERIAL) ? 0 : 1;
    142  1.10     uch 
    143  1.10     uch 	sc->sc_chip = chip = &tx3912video_chip;
    144  1.10     uch 
    145  1.10     uch 	/* print video module information */
    146  1.10     uch 	printf(": %s, frame buffer 0x%08x-0x%08x\n",
    147  1.10     uch 	       depth_print[(ffs(chip->vc_fbdepth) - 1) & 0x3],
    148  1.15     uch 	       (unsigned)chip->vc_fbpaddr,
    149  1.15     uch 	       (unsigned)(chip->vc_fbpaddr + chip->vc_fbsize));
    150   1.5     uch 
    151  1.12     uch 	/* don't inverse VDAT[3:0] signal */
    152  1.15     uch 	tc = chip->vc_v;
    153  1.12     uch 	val = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
    154  1.12     uch 	val &= ~TX3912_VIDEOCTRL1_INVVID;
    155  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, val);
    156  1.12     uch 
    157  1.12     uch 	/* install default CLUT */
    158  1.12     uch 	tx3912video_clut_init(sc);
    159  1.12     uch 
    160  1.10     uch 	/* if serial console, power off video module */
    161   1.6     uch #ifndef TX3912VIDEO_DEBUG
    162  1.18     uch 	if (!console)
    163  1.18     uch 		tx3912video_power(sc, 0, 0, (void *)PWR_SUSPEND);
    164  1.18     uch 	else
    165   1.6     uch #endif /* TX3912VIDEO_DEBUG */
    166  1.18     uch 		tx3912video_power(sc, 0, 0, (void *)PWR_RESUME);
    167  1.18     uch 
    168  1.18     uch 	/* Add a hard power hook to power saving */
    169  1.18     uch 	sc->sc_powerhook = config_hook(CONFIG_HOOK_PMEVENT,
    170  1.18     uch 				       CONFIG_HOOK_PMEVENT_HARDPOWER,
    171  1.18     uch 				       CONFIG_HOOK_SHARE,
    172  1.18     uch 				       tx3912video_power, sc);
    173  1.18     uch 	if (sc->sc_powerhook == 0)
    174  1.18     uch 		printf("WARNING unable to establish hard power hook");
    175   1.6     uch 
    176  1.13     uch #ifdef TX3912VIDEO_DEBUG
    177  1.10     uch 	/* attach debug draw routine (debugging use) */
    178  1.15     uch 	video_attach_drawfunc(sc->sc_chip);
    179  1.15     uch 	tx_conf_register_video(tc, sc->sc_chip);
    180  1.13     uch #endif
    181  1.10     uch 
    182   1.1     uch 	/* Attach frame buffer device */
    183  1.11     uch 	tx3912video_hpcfbinit(sc);
    184  1.11     uch 
    185  1.11     uch 	if (console && hpcfb_cnattach(&sc->sc_fbconf) != 0) {
    186  1.11     uch 		panic("tx3912video_attach: can't init fb console");
    187   1.2     uch 	}
    188  1.11     uch 
    189  1.11     uch 	ha.ha_console = console;
    190  1.11     uch 	ha.ha_accessops = &tx3912video_ha;
    191  1.11     uch 	ha.ha_accessctx = sc;
    192  1.11     uch 	ha.ha_curfbconf = 0;
    193  1.11     uch 	ha.ha_nfbconf = 1;
    194  1.11     uch 	ha.ha_fbconflist = &sc->sc_fbconf;
    195  1.11     uch 	ha.ha_curdspconf = 0;
    196  1.11     uch 	ha.ha_ndspconf = 1;
    197  1.11     uch 	ha.ha_dspconflist = &sc->sc_dspconf;
    198  1.11     uch 
    199  1.11     uch 	config_found(self, &ha, hpcfbprint);
    200   1.1     uch }
    201   1.1     uch 
    202  1.18     uch int
    203  1.18     uch tx3912video_power(void *ctx, int type, long id, void *msg)
    204  1.18     uch {
    205  1.18     uch 	struct tx3912video_softc *sc = ctx;
    206  1.18     uch 	struct video_chip *chip = sc->sc_chip;
    207  1.18     uch 	tx_chipset_tag_t tc = chip->vc_v;
    208  1.18     uch 	int why = (int)msg;
    209  1.18     uch 	txreg_t val;
    210  1.18     uch 
    211  1.18     uch 	switch (why) {
    212  1.18     uch 	case PWR_RESUME:
    213  1.18     uch 		DPRINTF(("%s: ON\n", sc->sc_dev.dv_xname));
    214  1.18     uch 		val = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
    215  1.18     uch 		val |= (TX3912_VIDEOCTRL1_DISPON | TX3912_VIDEOCTRL1_ENVID);
    216  1.18     uch 		tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, val);
    217  1.18     uch 		break;
    218  1.18     uch 	case PWR_SUSPEND:
    219  1.18     uch 		/* FALLTHROUGH */
    220  1.18     uch 	case PWR_STANDBY:
    221  1.18     uch 		DPRINTF(("%s: OFF\n", sc->sc_dev.dv_xname));
    222  1.18     uch 		val = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
    223  1.18     uch 		val &= ~(TX3912_VIDEOCTRL1_DISPON | TX3912_VIDEOCTRL1_ENVID);
    224  1.18     uch 		tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, val);
    225  1.18     uch 		break;
    226  1.18     uch 	}
    227  1.18     uch 
    228  1.18     uch 	return 0;
    229  1.18     uch }
    230  1.18     uch 
    231  1.11     uch void
    232  1.11     uch tx3912video_hpcfbinit(sc)
    233  1.11     uch 	struct tx3912video_softc *sc;
    234   1.1     uch {
    235  1.15     uch 	struct video_chip *chip = sc->sc_chip;
    236  1.11     uch 	struct hpcfb_fbconf *fb = &sc->sc_fbconf;
    237  1.15     uch 	vaddr_t fbvaddr = (vaddr_t)MIPS_PHYS_TO_KSEG1(chip->vc_fbpaddr);
    238  1.11     uch 
    239  1.11     uch 	memset(fb, 0, sizeof(struct hpcfb_fbconf));
    240  1.11     uch 
    241  1.11     uch 	fb->hf_conf_index	= 0;	/* configuration index		*/
    242  1.11     uch 	fb->hf_nconfs		= 1;   	/* how many configurations	*/
    243  1.12     uch 	strncpy(fb->hf_name, "TX3912 built-in video", HPCFB_MAXNAMELEN);
    244  1.11     uch 					/* frame buffer name		*/
    245  1.12     uch 	strncpy(fb->hf_conf_name, "LCD", HPCFB_MAXNAMELEN);
    246  1.11     uch 					/* configuration name		*/
    247  1.11     uch 	fb->hf_height		= chip->vc_fbheight;
    248  1.11     uch 	fb->hf_width		= chip->vc_fbwidth;
    249  1.13     uch 	fb->hf_baseaddr		= mips_ptob(mips_btop(fbvaddr));
    250  1.13     uch 	fb->hf_offset		= (u_long)fbvaddr - fb->hf_baseaddr;
    251  1.11     uch 					/* frame buffer start offset   	*/
    252  1.12     uch 	fb->hf_bytes_per_line	= (chip->vc_fbwidth * chip->vc_fbdepth)
    253  1.12     uch 		/ NBBY;
    254  1.11     uch 	fb->hf_nplanes		= 1;
    255  1.11     uch 	fb->hf_bytes_per_plane	= chip->vc_fbheight * fb->hf_bytes_per_line;
    256  1.11     uch 
    257  1.11     uch 	fb->hf_access_flags |= HPCFB_ACCESS_BYTE;
    258  1.11     uch 	fb->hf_access_flags |= HPCFB_ACCESS_WORD;
    259  1.11     uch 	fb->hf_access_flags |= HPCFB_ACCESS_DWORD;
    260  1.11     uch 
    261  1.11     uch 	switch (chip->vc_fbdepth) {
    262  1.11     uch 	default:
    263  1.11     uch 		panic("tx3912video_hpcfbinit: not supported color depth\n");
    264  1.11     uch 		/* NOTREACHED */
    265  1.11     uch 	case 2:
    266  1.11     uch 		fb->hf_class = HPCFB_CLASS_GRAYSCALE;
    267  1.11     uch 		fb->hf_access_flags |= HPCFB_ACCESS_STATIC;
    268  1.11     uch 		fb->hf_pack_width = 8;
    269  1.11     uch 		fb->hf_pixels_per_pack = 4;
    270  1.11     uch 		fb->hf_pixel_width = 2;
    271  1.11     uch 		fb->hf_class_data_length = sizeof(struct hf_gray_tag);
    272  1.14     uch 		/* reserved for future use */
    273  1.14     uch 		fb->hf_u.hf_gray.hf_flags = 0;
    274  1.11     uch 		break;
    275  1.11     uch 	case 8:
    276  1.12     uch 		fb->hf_class = HPCFB_CLASS_INDEXCOLOR;
    277  1.11     uch 		fb->hf_access_flags |= HPCFB_ACCESS_STATIC;
    278  1.11     uch 		fb->hf_pack_width = 8;
    279  1.11     uch 		fb->hf_pixels_per_pack = 1;
    280  1.11     uch 		fb->hf_pixel_width = 8;
    281  1.11     uch 		fb->hf_class_data_length = sizeof(struct hf_indexed_tag);
    282  1.14     uch 		/* reserved for future use */
    283  1.14     uch 		fb->hf_u.hf_indexed.hf_flags = 0;
    284  1.11     uch 		break;
    285  1.11     uch 	}
    286   1.1     uch }
    287   1.1     uch 
    288   1.1     uch int
    289  1.18     uch tx3912video_init(paddr_t fb_start, paddr_t *fb_end)
    290  1.10     uch {
    291  1.15     uch 	struct video_chip *chip = &tx3912video_chip;
    292   1.1     uch 	tx_chipset_tag_t tc;
    293   1.7     uch 	txreg_t reg;
    294  1.10     uch 	int fbdepth;
    295  1.10     uch 	int error;
    296   1.1     uch 
    297  1.15     uch 	chip->vc_v = tc = tx_conf_get_tag();
    298  1.10     uch 
    299  1.10     uch 	reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
    300  1.10     uch 	fbdepth = 1 << (TX3912_VIDEOCTRL1_BITSEL(reg));
    301   1.7     uch 
    302  1.10     uch 	switch (fbdepth) {
    303   1.7     uch 	case 2:
    304   1.7     uch 		bootinfo->fb_type = BIFB_D2_M2L_0;
    305   1.7     uch 		break;
    306   1.7     uch 	case 4:
    307   1.7     uch 		/* XXX should implement rasops4.c */
    308  1.10     uch 		fbdepth = 2;
    309   1.7     uch 		bootinfo->fb_type = BIFB_D2_M2L_0;
    310   1.7     uch 		reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
    311   1.7     uch 		TX3912_VIDEOCTRL1_BITSEL_CLR(reg);
    312   1.7     uch 		reg = TX3912_VIDEOCTRL1_BITSEL_SET(
    313   1.7     uch 			reg, TX3912_VIDEOCTRL1_BITSEL_2BITGREYSCALE);
    314   1.7     uch 		tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
    315   1.7     uch 		break;
    316   1.7     uch 	case 8:
    317   1.7     uch 		bootinfo->fb_type = BIFB_D8_FF;
    318   1.7     uch 		break;
    319   1.7     uch 	}
    320   1.7     uch 
    321  1.15     uch 	chip->vc_fbdepth = fbdepth;
    322  1.15     uch 	chip->vc_fbwidth = bootinfo->fb_width;
    323  1.15     uch 	chip->vc_fbheight= bootinfo->fb_height;
    324   1.7     uch 
    325   1.1     uch 	/* Allocate framebuffer area */
    326  1.10     uch 	error = tx3912video_framebuffer_alloc(chip, fb_start, fb_end);
    327  1.10     uch 	if (error != 0)
    328  1.10     uch 		return (1);
    329  1.10     uch 
    330   1.1     uch #if notyet
    331  1.10     uch 	tx3912video_resolution_init(chip);
    332   1.1     uch #else
    333   1.1     uch 	/* Use Windows CE setting. */
    334   1.1     uch #endif
    335   1.1     uch 	/* Set DMA transfer address to VID module */
    336  1.10     uch 	tx3912video_framebuffer_init(chip);
    337   1.1     uch 
    338   1.1     uch 	/* Syncronize framebuffer addr to frame signal */
    339  1.10     uch 	tx3912video_reset(chip);
    340   1.1     uch 
    341  1.10     uch 	bootinfo->fb_line_bytes = (chip->vc_fbwidth * fbdepth) / NBBY;
    342  1.15     uch 	bootinfo->fb_addr = (void *)MIPS_PHYS_TO_KSEG1(chip->vc_fbpaddr);
    343  1.10     uch 
    344  1.10     uch 	return (0);
    345   1.1     uch }
    346   1.1     uch 
    347   1.1     uch  int
    348  1.18     uch tx3912video_framebuffer_alloc(struct video_chip *chip, paddr_t fb_start,
    349  1.18     uch 			      paddr_t *fb_end /* buffer allocation hint */)
    350   1.1     uch {
    351  1.10     uch 	struct extent_fixed ex_fixed[10];
    352   1.1     uch 	struct extent *ex;
    353   1.1     uch 	u_long addr, size;
    354  1.10     uch 	int error;
    355  1.10     uch 
    356  1.10     uch 	/* calcurate frame buffer size */
    357  1.10     uch 	size = (chip->vc_fbwidth * chip->vc_fbheight * chip->vc_fbdepth) /
    358  1.10     uch 		NBBY;
    359  1.10     uch 
    360  1.10     uch 	/* extent V-RAM region */
    361  1.10     uch 	ex = extent_create("Frame buffer address", fb_start, *fb_end,
    362  1.10     uch 			   0, (caddr_t)ex_fixed, sizeof ex_fixed,
    363  1.10     uch 			   EX_NOWAIT);
    364  1.10     uch 	if (ex == 0)
    365  1.10     uch 		return (1);
    366   1.1     uch 
    367   1.1     uch 	/* Allocate V-RAM area */
    368  1.14     uch 	error = extent_alloc_subregion(ex, fb_start, fb_start + size - 1,
    369  1.14     uch 				       size, TX3912_FRAMEBUFFER_ALIGNMENT,
    370  1.10     uch 				       TX3912_FRAMEBUFFER_BOUNDARY,
    371  1.10     uch 				       EX_FAST|EX_NOWAIT, &addr);
    372  1.10     uch 	extent_destroy(ex);
    373  1.10     uch 
    374  1.10     uch 	if (error != 0) {
    375  1.10     uch 		return (1);
    376   1.1     uch 	}
    377  1.10     uch 
    378  1.15     uch 	chip->vc_fbpaddr = addr;
    379  1.15     uch 	chip->vc_fbvaddr = MIPS_PHYS_TO_KSEG1(addr);
    380  1.10     uch 	chip->vc_fbsize = size;
    381   1.6     uch 
    382  1.10     uch 	*fb_end = addr + size;
    383   1.1     uch 
    384  1.10     uch 	return (0);
    385   1.1     uch }
    386   1.1     uch 
    387  1.18     uch void
    388  1.18     uch tx3912video_framebuffer_init(struct video_chip *chip)
    389   1.1     uch {
    390  1.10     uch 	u_int32_t fb_addr, fb_size, vaddr, bank, base;
    391  1.10     uch 	txreg_t reg;
    392  1.15     uch 	tx_chipset_tag_t tc = chip->vc_v;
    393  1.10     uch 
    394  1.15     uch 	fb_addr = chip->vc_fbpaddr;
    395  1.10     uch 	fb_size = chip->vc_fbsize;
    396   1.1     uch 
    397   1.1     uch 	/*  XXX currently I don't set DFVAL, so force DF signal toggled on
    398   1.1     uch          *  XXX each frame. */
    399   1.1     uch 	reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
    400   1.1     uch 	reg &= ~TX3912_VIDEOCTRL1_DFMODE;
    401   1.1     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
    402   1.1     uch 
    403   1.1     uch 	/* Set DMA transfer start and end address */
    404  1.10     uch 
    405   1.1     uch 	bank = TX3912_VIDEOCTRL3_VIDBANK(fb_addr);
    406   1.1     uch 	base = TX3912_VIDEOCTRL3_VIDBASEHI(fb_addr);
    407   1.1     uch 	reg = TX3912_VIDEOCTRL3_VIDBANK_SET(0, bank);
    408   1.1     uch 	/* Upper address counter */
    409   1.1     uch 	reg = TX3912_VIDEOCTRL3_VIDBASEHI_SET(reg, base);
    410   1.1     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL3_REG, reg);
    411   1.1     uch 
    412   1.1     uch 	/* Lower address counter  */
    413   1.1     uch 	base = TX3912_VIDEOCTRL4_VIDBASELO(fb_addr + fb_size);
    414   1.1     uch 	reg = TX3912_VIDEOCTRL4_VIDBASELO_SET(0, base);
    415   1.1     uch 
    416   1.1     uch 	/* Set DF-signal rate */
    417   1.1     uch 	reg = TX3912_VIDEOCTRL4_DFVAL_SET(reg, 0); /* XXX not yet*/
    418   1.1     uch 
    419   1.1     uch 	/* Set VIDDONE signal delay after FRAME signal */
    420   1.1     uch 	/* XXX not yet*/
    421   1.1     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL4_REG, reg);
    422   1.1     uch 
    423   1.1     uch 	/* Clear frame buffer */
    424   1.1     uch 	vaddr = MIPS_PHYS_TO_KSEG1(fb_addr);
    425  1.10     uch 	memset((void*)vaddr, 0, fb_size);
    426   1.1     uch }
    427   1.1     uch 
    428  1.18     uch void
    429  1.18     uch tx3912video_resolution_init(struct video_chip *chip)
    430   1.1     uch {
    431  1.10     uch 	int h, v, split, bit8, horzval, lineval;
    432  1.15     uch 	tx_chipset_tag_t tc = chip->vc_v;
    433  1.10     uch 	txreg_t reg;
    434  1.10     uch 	u_int32_t val;
    435  1.10     uch 
    436  1.10     uch 	h = chip->vc_fbwidth;
    437  1.10     uch 	v = chip->vc_fbheight;
    438   1.1     uch 	reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
    439   1.1     uch 	split = reg & TX3912_VIDEOCTRL1_DISPSPLIT;
    440   1.1     uch 	bit8  = (TX3912_VIDEOCTRL1_BITSEL(reg) ==
    441   1.1     uch 		 TX3912_VIDEOCTRL1_BITSEL_8BITCOLOR);
    442   1.1     uch 	val = TX3912_VIDEOCTRL1_BITSEL(reg);
    443   1.1     uch 
    444   1.1     uch 	if ((val == TX3912_VIDEOCTRL1_BITSEL_8BITCOLOR) &&
    445   1.1     uch 	    !split) {
    446   1.3     uch 		/* (LCD horizontal pixels / 8bit) * RGB - 1 */
    447   1.3     uch 		horzval = (h / 8) * 3 - 1;
    448   1.1     uch 	} else {
    449   1.1     uch 		horzval = h / 4 - 1;
    450   1.1     uch 	}
    451   1.1     uch 	lineval = (split ? v / 2 : v) - 1;
    452   1.1     uch 
    453   1.1     uch 	/* Video rate */
    454   1.3     uch 	/* XXX
    455   1.3     uch 	 *  probably This value should be determined from DFINT and LCDINT
    456   1.3     uch 	 */
    457   1.1     uch 	reg = TX3912_VIDEOCTRL2_VIDRATE_SET(0, horzval + 1);
    458   1.1     uch 	/* Horizontal size of LCD */
    459   1.1     uch 	reg = TX3912_VIDEOCTRL2_HORZVAL_SET(reg, horzval);
    460   1.1     uch 	/* # of lines for the LCD */
    461   1.1     uch 	reg = TX3912_VIDEOCTRL2_LINEVAL_SET(reg, lineval);
    462   1.1     uch 
    463   1.1     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL2_REG, reg);
    464   1.1     uch }
    465   1.1     uch 
    466   1.1     uch void
    467  1.18     uch tx3912video_reset(struct video_chip *chip)
    468   1.1     uch {
    469  1.15     uch 	tx_chipset_tag_t tc = chip->vc_v;
    470  1.10     uch 	txreg_t reg;
    471   1.1     uch 
    472   1.1     uch 	reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
    473   1.3     uch 
    474   1.1     uch 	/* Disable video logic at end of this frame */
    475   1.1     uch 	reg |= TX3912_VIDEOCTRL1_ENFREEZEFRAME;
    476   1.1     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
    477   1.3     uch 
    478   1.1     uch 	/* Wait for end of frame */
    479  1.10     uch 	delay(30 * 1000);
    480   1.3     uch 
    481   1.1     uch 	/* Make sure to disable video logic */
    482   1.1     uch 	reg &= ~TX3912_VIDEOCTRL1_ENVID;
    483   1.1     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
    484   1.3     uch 
    485   1.1     uch 	delay(1000);
    486   1.3     uch 
    487   1.1     uch 	/* Enable video logic again */
    488   1.1     uch 	reg &= ~TX3912_VIDEOCTRL1_ENFREEZEFRAME;
    489   1.1     uch 	reg |= TX3912_VIDEOCTRL1_ENVID;
    490   1.1     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
    491   1.3     uch 
    492   1.1     uch 	delay(1000);
    493   1.1     uch }
    494   1.1     uch 
    495  1.11     uch int
    496  1.18     uch tx3912video_ioctl(void *v, u_long cmd, caddr_t data, int flag, struct proc *p)
    497  1.11     uch {
    498  1.11     uch 	struct tx3912video_softc *sc = (struct tx3912video_softc *)v;
    499  1.11     uch 	struct hpcfb_fbconf *fbconf;
    500  1.11     uch 	struct hpcfb_dspconf *dspconf;
    501  1.12     uch 	struct wsdisplay_cmap *cmap;
    502  1.12     uch 	u_int8_t *r, *g, *b;
    503  1.12     uch 	u_int32_t *rgb;
    504  1.12     uch 	int idx, cnt, error;
    505  1.11     uch 
    506  1.11     uch 	switch (cmd) {
    507  1.11     uch 	case WSDISPLAYIO_GETCMAP:
    508  1.12     uch 		cmap = (struct wsdisplay_cmap*)data;
    509  1.12     uch 		cnt = cmap->count;
    510  1.12     uch 		idx = cmap->index;
    511  1.12     uch 
    512  1.12     uch 		if (sc->sc_fbconf.hf_class != HPCFB_CLASS_INDEXCOLOR ||
    513  1.12     uch 			sc->sc_fbconf.hf_pack_width != 8 ||
    514  1.12     uch 			!LEGAL_CLUT_INDEX(idx) ||
    515  1.12     uch 			!LEGAL_CLUT_INDEX(idx + cnt -1)) {
    516  1.12     uch 			return (EINVAL);
    517  1.12     uch 		}
    518  1.12     uch 
    519  1.12     uch 		if (!uvm_useracc(cmap->red, cnt, B_WRITE) ||
    520  1.12     uch 		    !uvm_useracc(cmap->green, cnt, B_WRITE) ||
    521  1.12     uch 		    !uvm_useracc(cmap->blue, cnt, B_WRITE)) {
    522  1.12     uch 			return (EFAULT);
    523  1.12     uch 		}
    524  1.12     uch 
    525  1.12     uch 		error = cmap_work_alloc(&r, &g, &b, &rgb, cnt);
    526  1.12     uch 		if (error != 0) {
    527  1.12     uch 			cmap_work_free(r, g, b, rgb);
    528  1.12     uch 			return  (ENOMEM);
    529  1.12     uch 		}
    530  1.12     uch 		tx3912video_clut_get(sc, rgb, idx, cnt);
    531  1.12     uch 		rgb24_decompose(rgb, r, g, b, cnt);
    532  1.12     uch 
    533  1.12     uch 		copyout(r, cmap->red, cnt);
    534  1.12     uch 		copyout(g, cmap->green,cnt);
    535  1.12     uch 		copyout(b, cmap->blue, cnt);
    536  1.12     uch 
    537  1.12     uch 		cmap_work_free(r, g, b, rgb);
    538  1.12     uch 
    539  1.12     uch 		return (0);
    540  1.11     uch 
    541  1.11     uch 	case WSDISPLAYIO_PUTCMAP:
    542  1.12     uch 		/*
    543  1.12     uch 		 * TX3912 can't change CLUT index. R:G:B = 3:3:2
    544  1.12     uch 		 */
    545  1.14     uch 		return (0);
    546  1.11     uch 
    547  1.11     uch 	case HPCFBIO_GCONF:
    548  1.11     uch 		fbconf = (struct hpcfb_fbconf *)data;
    549  1.11     uch 		if (fbconf->hf_conf_index != 0 &&
    550  1.11     uch 		    fbconf->hf_conf_index != HPCFB_CURRENT_CONFIG) {
    551  1.11     uch 			return (EINVAL);
    552  1.11     uch 		}
    553  1.11     uch 		*fbconf = sc->sc_fbconf;	/* structure assignment */
    554  1.11     uch 		return (0);
    555  1.11     uch 
    556  1.11     uch 	case HPCFBIO_SCONF:
    557  1.11     uch 		fbconf = (struct hpcfb_fbconf *)data;
    558  1.11     uch 		if (fbconf->hf_conf_index != 0 &&
    559  1.11     uch 		    fbconf->hf_conf_index != HPCFB_CURRENT_CONFIG) {
    560  1.11     uch 			return (EINVAL);
    561  1.11     uch 		}
    562  1.11     uch 		/*
    563  1.11     uch 		 * nothing to do because we have only one configration
    564  1.11     uch 		 */
    565  1.11     uch 		return (0);
    566  1.11     uch 
    567  1.11     uch 	case HPCFBIO_GDSPCONF:
    568  1.11     uch 		dspconf = (struct hpcfb_dspconf *)data;
    569  1.11     uch 		if ((dspconf->hd_unit_index != 0 &&
    570  1.11     uch 		     dspconf->hd_unit_index != HPCFB_CURRENT_UNIT) ||
    571  1.11     uch 		    (dspconf->hd_conf_index != 0 &&
    572  1.11     uch 		     dspconf->hd_conf_index != HPCFB_CURRENT_CONFIG)) {
    573  1.11     uch 			return (EINVAL);
    574  1.11     uch 		}
    575  1.11     uch 		*dspconf = sc->sc_dspconf;	/* structure assignment */
    576  1.11     uch 		return (0);
    577  1.11     uch 
    578  1.11     uch 	case HPCFBIO_SDSPCONF:
    579  1.11     uch 		dspconf = (struct hpcfb_dspconf *)data;
    580  1.11     uch 		if ((dspconf->hd_unit_index != 0 &&
    581  1.11     uch 		     dspconf->hd_unit_index != HPCFB_CURRENT_UNIT) ||
    582  1.11     uch 		    (dspconf->hd_conf_index != 0 &&
    583  1.11     uch 		     dspconf->hd_conf_index != HPCFB_CURRENT_CONFIG)) {
    584  1.11     uch 			return (EINVAL);
    585  1.11     uch 		}
    586  1.11     uch 		/*
    587  1.11     uch 		 * nothing to do
    588  1.11     uch 		 * because we have only one unit and one configration
    589  1.11     uch 		 */
    590  1.11     uch 		return (0);
    591  1.11     uch 
    592  1.11     uch 	case HPCFBIO_GOP:
    593  1.11     uch 	case HPCFBIO_SOP:
    594  1.11     uch 		/* XXX not implemented yet */
    595  1.11     uch 		return (EINVAL);
    596  1.11     uch 	}
    597  1.11     uch 
    598  1.11     uch 	return (ENOTTY);
    599  1.11     uch }
    600  1.11     uch 
    601  1.16  simonb paddr_t
    602  1.18     uch tx3912video_mmap(void *ctx, off_t offset, int prot)
    603  1.11     uch {
    604  1.11     uch 	struct tx3912video_softc *sc = (struct tx3912video_softc *)ctx;
    605  1.11     uch 
    606  1.11     uch 	if (offset < 0 || (sc->sc_fbconf.hf_bytes_per_plane +
    607  1.11     uch 			   sc->sc_fbconf.hf_offset) <  offset) {
    608  1.11     uch 		return (-1);
    609  1.11     uch 	}
    610  1.11     uch 
    611  1.15     uch 	return (mips_btop(sc->sc_chip->vc_fbpaddr + offset));
    612  1.12     uch }
    613  1.12     uch 
    614  1.12     uch /*
    615  1.12     uch  * CLUT staff
    616  1.12     uch  */
    617  1.12     uch static const struct {
    618  1.12     uch 	int mul, div;
    619  1.12     uch } dither_list [] = {
    620  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_1]	= { 1, 1 },
    621  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_6_7]	= { 6, 7 },
    622  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_4_5]	= { 4, 5 },
    623  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_3_4]	= { 3, 4 },
    624  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_5_7]	= { 5, 7 },
    625  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_2_3]	= { 2, 3 },
    626  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_3_5]	= { 3, 5 },
    627  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_4_7]	= { 4, 7 },
    628  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_2_4]	= { 2, 4 },
    629  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_3_7]	= { 3, 7 },
    630  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_2_5]	= { 2, 5 },
    631  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_1_3]	= { 1, 3 },
    632  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_2_7]	= { 2, 7 },
    633  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_1_5]	= { 1, 5 },
    634  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_1_7]	= { 1, 7 },
    635  1.12     uch 	[TX3912_VIDEO_DITHER_DUTYCYCLE_0]	= { 0, 1 }
    636  1.12     uch }, *dlp;
    637  1.12     uch 
    638  1.12     uch static const int dither_level8[8] = {
    639  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_0,
    640  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_2_7,
    641  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_2_5,
    642  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_2_4,
    643  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_3_5,
    644  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_5_7,
    645  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_4_5,
    646  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_1,
    647  1.12     uch };
    648  1.12     uch 
    649  1.12     uch static const int dither_level4[4] = {
    650  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_0,
    651  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_1_3,
    652  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_5_7,
    653  1.12     uch 	TX3912_VIDEO_DITHER_DUTYCYCLE_1,
    654  1.12     uch };
    655  1.12     uch 
    656  1.12     uch static int
    657  1.18     uch __get_color8(int luti)
    658  1.12     uch {
    659  1.12     uch 	KASSERT(luti >=0 && luti < 8);
    660  1.12     uch 	dlp = &dither_list[dither_level8[luti]];
    661  1.12     uch 
    662  1.12     uch 	return ((0xff * dlp->mul) / dlp->div);
    663  1.12     uch }
    664  1.12     uch 
    665  1.12     uch static int
    666  1.18     uch __get_color4(int luti)
    667  1.12     uch {
    668  1.12     uch 	KASSERT(luti >=0 && luti < 4);
    669  1.12     uch 	dlp = &dither_list[dither_level4[luti]];
    670  1.12     uch 
    671  1.12     uch 	return ((0xff * dlp->mul) / dlp->div);
    672  1.12     uch }
    673  1.12     uch 
    674  1.12     uch void
    675  1.18     uch tx3912video_clut_get(struct tx3912video_softc *sc, u_int32_t *rgb, int beg,
    676  1.18     uch 		     int cnt)
    677  1.12     uch {
    678  1.12     uch 	int i;
    679  1.12     uch 
    680  1.12     uch 	KASSERT(rgb);
    681  1.12     uch 	KASSERT(LEGAL_CLUT_INDEX(beg));
    682  1.12     uch 	KASSERT(LEGAL_CLUT_INDEX(beg + cnt - 1));
    683  1.12     uch 
    684  1.14     uch 	for (i = beg; i < beg + cnt; i++) {
    685  1.14     uch 		*rgb++ =  RGB24(__get_color8((i >> 5) & 0x7),
    686  1.12     uch 				__get_color8((i >> 2) & 0x7),
    687  1.12     uch 				__get_color4(i & 0x3));
    688  1.12     uch 	}
    689  1.12     uch }
    690  1.12     uch 
    691  1.12     uch void
    692  1.18     uch tx3912video_clut_install(void *ctx, struct rasops_info *ri)
    693  1.12     uch {
    694  1.12     uch 	struct tx3912video_softc *sc = ctx;
    695  1.12     uch 	const int system_cmap[0x10] = {
    696  1.12     uch 		TX3912VIDEO_BLACK,
    697  1.12     uch 		TX3912VIDEO_RED,
    698  1.12     uch 		TX3912VIDEO_GREEN,
    699  1.12     uch 		TX3912VIDEO_YELLOW,
    700  1.12     uch 		TX3912VIDEO_BLUE,
    701  1.12     uch 		TX3912VIDEO_MAGENTA,
    702  1.12     uch 		TX3912VIDEO_CYAN,
    703  1.12     uch 		TX3912VIDEO_WHITE,
    704  1.12     uch 		TX3912VIDEO_DARK_BLACK,
    705  1.12     uch 		TX3912VIDEO_DARK_RED,
    706  1.12     uch 		TX3912VIDEO_DARK_GREEN,
    707  1.12     uch 		TX3912VIDEO_DARK_YELLOW,
    708  1.12     uch 		TX3912VIDEO_DARK_BLUE,
    709  1.12     uch 		TX3912VIDEO_DARK_MAGENTA,
    710  1.12     uch 		TX3912VIDEO_DARK_CYAN,
    711  1.12     uch 		TX3912VIDEO_DARK_WHITE,
    712  1.12     uch 	};
    713  1.12     uch 
    714  1.12     uch 	KASSERT(ri);
    715  1.12     uch 
    716  1.12     uch 	if (sc->sc_chip->vc_fbdepth == 8) {
    717  1.12     uch 		/* XXX 2bit gray scale LUT not supported */
    718  1.12     uch 		memcpy(ri->ri_devcmap, system_cmap, sizeof system_cmap);
    719  1.12     uch 	}
    720  1.12     uch }
    721  1.12     uch 
    722  1.12     uch void
    723  1.18     uch tx3912video_clut_init(struct tx3912video_softc *sc)
    724  1.12     uch {
    725  1.15     uch 	tx_chipset_tag_t tc = sc->sc_chip->vc_v;
    726  1.12     uch 
    727  1.12     uch 	if (sc->sc_chip->vc_fbdepth != 8) {
    728  1.12     uch 		return; /* XXX 2bit gray scale LUT not supported */
    729  1.12     uch 	}
    730  1.12     uch 
    731  1.12     uch 	/*
    732  1.12     uch 	 * time-based dithering pattern (TOSHIBA recommended pattern)
    733  1.12     uch 	 */
    734  1.12     uch 	/* 2/3, 1/3 */
    735  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL8_REG,
    736  1.12     uch 		      TX3912_VIDEOCTRL8_PAT2_3_DEFAULT);
    737  1.12     uch 	/* 3/4, 2/4 */
    738  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL9_REG,
    739  1.12     uch 		      (TX3912_VIDEOCTRL9_PAT3_4_DEFAULT << 16) |
    740  1.12     uch 		      TX3912_VIDEOCTRL9_PAT2_4_DEFAULT);
    741  1.12     uch 	/* 4/5, 1/5 */
    742  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL10_REG,
    743  1.12     uch 		      TX3912_VIDEOCTRL10_PAT4_5_DEFAULT);
    744  1.12     uch 	/* 3/5, 2/5 */
    745  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL11_REG,
    746  1.12     uch 		      TX3912_VIDEOCTRL11_PAT3_5_DEFAULT);
    747  1.12     uch 	/* 6/7, 1/7 */
    748  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL12_REG,
    749  1.12     uch 		      TX3912_VIDEOCTRL12_PAT6_7_DEFAULT);
    750  1.12     uch 	/* 5/7, 2/7 */
    751  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL13_REG,
    752  1.12     uch 		      TX3912_VIDEOCTRL13_PAT5_7_DEFAULT);
    753  1.12     uch 	/* 4/7, 3/7 */
    754  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL14_REG,
    755  1.12     uch 		      TX3912_VIDEOCTRL14_PAT4_7_DEFAULT);
    756  1.12     uch 
    757  1.12     uch 	/*
    758  1.12     uch 	 * dither-pattern look-up table. (selected by uch)
    759  1.12     uch 	 */
    760  1.12     uch 	/* red */
    761  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL5_REG,
    762  1.12     uch 		      (dither_level8[7] << 28) |
    763  1.12     uch 		      (dither_level8[6] << 24) |
    764  1.12     uch 		      (dither_level8[5] << 20) |
    765  1.12     uch 		      (dither_level8[4] << 16) |
    766  1.12     uch 		      (dither_level8[3] << 12) |
    767  1.12     uch 		      (dither_level8[2] << 8) |
    768  1.12     uch 		      (dither_level8[1] << 4) |
    769  1.12     uch 		      (dither_level8[0] << 0));
    770  1.12     uch 	/* green */
    771  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL6_REG,
    772  1.12     uch 		      (dither_level8[7] << 28) |
    773  1.12     uch 		      (dither_level8[6] << 24) |
    774  1.12     uch 		      (dither_level8[5] << 20) |
    775  1.12     uch 		      (dither_level8[4] << 16) |
    776  1.12     uch 		      (dither_level8[3] << 12) |
    777  1.12     uch 		      (dither_level8[2] << 8) |
    778  1.12     uch 		      (dither_level8[1] << 4) |
    779  1.12     uch 		      (dither_level8[0] << 0));
    780  1.12     uch 	/* blue (2bit gray scale also use this look-up table) */
    781  1.12     uch 	tx_conf_write(tc, TX3912_VIDEOCTRL7_REG,
    782  1.12     uch 		      (dither_level4[3] << 12) |
    783  1.12     uch 		      (dither_level4[2] << 8) |
    784  1.12     uch 		      (dither_level4[1] << 4) |
    785  1.12     uch 		      (dither_level4[0] << 0));
    786  1.14     uch 
    787  1.14     uch 	tx3912video_reset(sc->sc_chip);
    788   1.6     uch }
    789