tx3912video.c revision 1.43 1 1.43 he /* $NetBSD: tx3912video.c,v 1.43 2014/06/07 18:59:16 he Exp $ */
2 1.1 uch
3 1.11 uch /*-
4 1.26 uch * Copyright (c) 1999-2002 The NetBSD Foundation, Inc.
5 1.18 uch * All rights reserved.
6 1.18 uch *
7 1.18 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.18 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.10 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.10 uch * notice, this list of conditions and the following disclaimer in the
17 1.10 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch *
19 1.18 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.18 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.18 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.18 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.18 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.18 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.18 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.18 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.18 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.18 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.18 uch * POSSIBILITY OF SUCH DAMAGE.
30 1.1 uch */
31 1.34 lukem
32 1.34 lukem #include <sys/cdefs.h>
33 1.43 he __KERNEL_RCSID(0, "$NetBSD: tx3912video.c,v 1.43 2014/06/07 18:59:16 he Exp $");
34 1.18 uch
35 1.15 uch #define TX3912VIDEO_DEBUG
36 1.10 uch
37 1.8 uch #include "hpcfb.h"
38 1.26 uch #include "bivideo.h"
39 1.1 uch
40 1.1 uch #include <sys/param.h>
41 1.1 uch #include <sys/systm.h>
42 1.1 uch #include <sys/device.h>
43 1.1 uch #include <sys/extent.h>
44 1.1 uch
45 1.11 uch #include <sys/ioctl.h>
46 1.12 uch #include <sys/buf.h>
47 1.17 mrg
48 1.17 mrg #include <uvm/uvm_extern.h>
49 1.11 uch
50 1.19 uch #include <dev/cons.h> /* consdev */
51 1.19 uch
52 1.1 uch #include <machine/bus.h>
53 1.10 uch #include <machine/bootinfo.h>
54 1.18 uch #include <machine/config_hook.h>
55 1.1 uch
56 1.1 uch #include <hpcmips/tx/tx39var.h>
57 1.1 uch #include <hpcmips/tx/tx3912videovar.h>
58 1.1 uch #include <hpcmips/tx/tx3912videoreg.h>
59 1.1 uch
60 1.12 uch /* CLUT */
61 1.12 uch #include <dev/wscons/wsdisplayvar.h>
62 1.12 uch #include <dev/rasops/rasops.h>
63 1.22 uch #include <dev/hpc/video_subr.h>
64 1.12 uch
65 1.9 sato #include <dev/wscons/wsconsio.h>
66 1.22 uch #include <dev/hpc/hpcfbvar.h>
67 1.22 uch #include <dev/hpc/hpcfbio.h>
68 1.26 uch #if NBIVIDEO > 0
69 1.26 uch #include <dev/hpc/bivideovar.h>
70 1.26 uch #endif
71 1.2 uch
72 1.18 uch #ifdef TX3912VIDEO_DEBUG
73 1.18 uch int tx3912video_debug = 1;
74 1.18 uch #define DPRINTF(arg) if (tx3912video_debug) printf arg;
75 1.18 uch #define DPRINTFN(n, arg) if (tx3912video_debug > (n)) printf arg;
76 1.18 uch #else
77 1.18 uch #define DPRINTF(arg)
78 1.18 uch #define DPRINTFN(n, arg)
79 1.18 uch #endif
80 1.18 uch
81 1.1 uch struct tx3912video_softc {
82 1.42 chs device_t sc_dev;
83 1.18 uch void *sc_powerhook; /* power management hook */
84 1.19 uch int sc_console;
85 1.11 uch struct hpcfb_fbconf sc_fbconf;
86 1.11 uch struct hpcfb_dspconf sc_dspconf;
87 1.15 uch struct video_chip *sc_chip;
88 1.1 uch };
89 1.1 uch
90 1.15 uch /* TX3912 built-in video chip itself */
91 1.15 uch static struct video_chip tx3912video_chip;
92 1.15 uch
93 1.18 uch int tx3912video_power(void *, int, long, void *);
94 1.18 uch void tx3912video_framebuffer_init(struct video_chip *);
95 1.18 uch int tx3912video_framebuffer_alloc(struct video_chip *, paddr_t, paddr_t *);
96 1.18 uch void tx3912video_reset(struct video_chip *);
97 1.18 uch void tx3912video_resolution_init(struct video_chip *);
98 1.42 chs int tx3912video_match(device_t, cfdata_t, void *);
99 1.42 chs void tx3912video_attach(device_t, device_t, void *);
100 1.18 uch int tx3912video_print(void *, const char *);
101 1.18 uch
102 1.18 uch void tx3912video_hpcfbinit(struct tx3912video_softc *);
103 1.38 christos int tx3912video_ioctl(void *, u_long, void *, int, struct lwp *);
104 1.18 uch paddr_t tx3912video_mmap(void *, off_t, int);
105 1.18 uch
106 1.18 uch void tx3912video_clut_init(struct tx3912video_softc *);
107 1.18 uch void tx3912video_clut_install(void *, struct rasops_info *);
108 1.23 uch void tx3912video_clut_get(struct tx3912video_softc *, u_int32_t *, int,
109 1.23 uch int);
110 1.18 uch
111 1.18 uch static int __get_color8(int);
112 1.18 uch static int __get_color4(int);
113 1.12 uch
114 1.42 chs CFATTACH_DECL_NEW(tx3912video, sizeof(struct tx3912video_softc),
115 1.33 thorpej tx3912video_match, tx3912video_attach, NULL, NULL);
116 1.1 uch
117 1.11 uch struct hpcfb_accessops tx3912video_ha = {
118 1.12 uch tx3912video_ioctl, tx3912video_mmap, 0, 0, 0, 0,
119 1.12 uch tx3912video_clut_install
120 1.11 uch };
121 1.11 uch
122 1.1 uch int
123 1.42 chs tx3912video_match(device_t parent, cfdata_t cf, void *aux)
124 1.1 uch {
125 1.23 uch return (ATTACH_NORMAL);
126 1.1 uch }
127 1.1 uch
128 1.1 uch void
129 1.42 chs tx3912video_attach(device_t parent, device_t self, void *aux)
130 1.1 uch {
131 1.42 chs struct tx3912video_softc *sc = device_private(self);
132 1.15 uch struct video_chip *chip;
133 1.30 yamt static const char *const depth_print[] = {
134 1.10 uch [TX3912_VIDEOCTRL1_BITSEL_MONOCHROME] = "monochrome",
135 1.10 uch [TX3912_VIDEOCTRL1_BITSEL_2BITGREYSCALE] = "2bit greyscale",
136 1.10 uch [TX3912_VIDEOCTRL1_BITSEL_4BITGREYSCALE] = "4bit greyscale",
137 1.10 uch [TX3912_VIDEOCTRL1_BITSEL_8BITCOLOR] = "8bit color"
138 1.10 uch };
139 1.11 uch struct hpcfb_attach_args ha;
140 1.12 uch tx_chipset_tag_t tc;
141 1.12 uch txreg_t val;
142 1.19 uch int console;
143 1.10 uch
144 1.42 chs sc->sc_dev = self;
145 1.19 uch sc->sc_console = console = cn_tab ? 0 : 1;
146 1.10 uch sc->sc_chip = chip = &tx3912video_chip;
147 1.10 uch
148 1.10 uch /* print video module information */
149 1.10 uch printf(": %s, frame buffer 0x%08x-0x%08x\n",
150 1.23 uch depth_print[(ffs(chip->vc_fbdepth) - 1) & 0x3],
151 1.23 uch (unsigned)chip->vc_fbpaddr,
152 1.23 uch (unsigned)(chip->vc_fbpaddr + chip->vc_fbsize));
153 1.5 uch
154 1.12 uch /* don't inverse VDAT[3:0] signal */
155 1.15 uch tc = chip->vc_v;
156 1.12 uch val = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
157 1.12 uch val &= ~TX3912_VIDEOCTRL1_INVVID;
158 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, val);
159 1.12 uch
160 1.12 uch /* install default CLUT */
161 1.12 uch tx3912video_clut_init(sc);
162 1.12 uch
163 1.10 uch /* if serial console, power off video module */
164 1.19 uch tx3912video_power(sc, 0, 0, (void *)
165 1.23 uch (console ? PWR_RESUME : PWR_SUSPEND));
166 1.19 uch
167 1.18 uch /* Add a hard power hook to power saving */
168 1.18 uch sc->sc_powerhook = config_hook(CONFIG_HOOK_PMEVENT,
169 1.23 uch CONFIG_HOOK_PMEVENT_HARDPOWER, CONFIG_HOOK_SHARE,
170 1.23 uch tx3912video_power, sc);
171 1.18 uch if (sc->sc_powerhook == 0)
172 1.18 uch printf("WARNING unable to establish hard power hook");
173 1.6 uch
174 1.13 uch #ifdef TX3912VIDEO_DEBUG
175 1.10 uch /* attach debug draw routine (debugging use) */
176 1.15 uch video_attach_drawfunc(sc->sc_chip);
177 1.15 uch tx_conf_register_video(tc, sc->sc_chip);
178 1.13 uch #endif
179 1.10 uch
180 1.1 uch /* Attach frame buffer device */
181 1.11 uch tx3912video_hpcfbinit(sc);
182 1.11 uch
183 1.11 uch if (console && hpcfb_cnattach(&sc->sc_fbconf) != 0) {
184 1.11 uch panic("tx3912video_attach: can't init fb console");
185 1.2 uch }
186 1.11 uch
187 1.11 uch ha.ha_console = console;
188 1.11 uch ha.ha_accessops = &tx3912video_ha;
189 1.11 uch ha.ha_accessctx = sc;
190 1.11 uch ha.ha_curfbconf = 0;
191 1.11 uch ha.ha_nfbconf = 1;
192 1.11 uch ha.ha_fbconflist = &sc->sc_fbconf;
193 1.11 uch ha.ha_curdspconf = 0;
194 1.11 uch ha.ha_ndspconf = 1;
195 1.11 uch ha.ha_dspconflist = &sc->sc_dspconf;
196 1.11 uch
197 1.11 uch config_found(self, &ha, hpcfbprint);
198 1.26 uch #if NBIVIDEO > 0
199 1.26 uch /* bivideo is no longer need */
200 1.26 uch bivideo_dont_attach = 1;
201 1.26 uch #endif /* NBIVIDEO > 0 */
202 1.1 uch }
203 1.1 uch
204 1.18 uch int
205 1.18 uch tx3912video_power(void *ctx, int type, long id, void *msg)
206 1.18 uch {
207 1.18 uch struct tx3912video_softc *sc = ctx;
208 1.18 uch struct video_chip *chip = sc->sc_chip;
209 1.18 uch tx_chipset_tag_t tc = chip->vc_v;
210 1.18 uch int why = (int)msg;
211 1.18 uch txreg_t val;
212 1.18 uch
213 1.18 uch switch (why) {
214 1.18 uch case PWR_RESUME:
215 1.19 uch if (!sc->sc_console)
216 1.23 uch return (0); /* serial console */
217 1.19 uch
218 1.42 chs DPRINTF(("%s: ON\n", device_xname(sc->sc_dev)));
219 1.18 uch val = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
220 1.18 uch val |= (TX3912_VIDEOCTRL1_DISPON | TX3912_VIDEOCTRL1_ENVID);
221 1.18 uch tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, val);
222 1.18 uch break;
223 1.18 uch case PWR_SUSPEND:
224 1.18 uch /* FALLTHROUGH */
225 1.18 uch case PWR_STANDBY:
226 1.42 chs DPRINTF(("%s: OFF\n", device_xname(sc->sc_dev)));
227 1.18 uch val = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
228 1.18 uch val &= ~(TX3912_VIDEOCTRL1_DISPON | TX3912_VIDEOCTRL1_ENVID);
229 1.18 uch tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, val);
230 1.18 uch break;
231 1.18 uch }
232 1.18 uch
233 1.23 uch return (0);
234 1.18 uch }
235 1.18 uch
236 1.11 uch void
237 1.40 dsl tx3912video_hpcfbinit(struct tx3912video_softc *sc)
238 1.1 uch {
239 1.15 uch struct video_chip *chip = sc->sc_chip;
240 1.11 uch struct hpcfb_fbconf *fb = &sc->sc_fbconf;
241 1.15 uch vaddr_t fbvaddr = (vaddr_t)MIPS_PHYS_TO_KSEG1(chip->vc_fbpaddr);
242 1.11 uch
243 1.11 uch memset(fb, 0, sizeof(struct hpcfb_fbconf));
244 1.11 uch
245 1.11 uch fb->hf_conf_index = 0; /* configuration index */
246 1.11 uch fb->hf_nconfs = 1; /* how many configurations */
247 1.12 uch strncpy(fb->hf_name, "TX3912 built-in video", HPCFB_MAXNAMELEN);
248 1.11 uch /* frame buffer name */
249 1.12 uch strncpy(fb->hf_conf_name, "LCD", HPCFB_MAXNAMELEN);
250 1.11 uch /* configuration name */
251 1.11 uch fb->hf_height = chip->vc_fbheight;
252 1.11 uch fb->hf_width = chip->vc_fbwidth;
253 1.21 takemura fb->hf_baseaddr = (u_long)fbvaddr;
254 1.21 takemura fb->hf_offset = (u_long)fbvaddr -
255 1.23 uch mips_ptob(mips_btop(fbvaddr));
256 1.11 uch /* frame buffer start offset */
257 1.12 uch fb->hf_bytes_per_line = (chip->vc_fbwidth * chip->vc_fbdepth)
258 1.23 uch / NBBY;
259 1.11 uch fb->hf_nplanes = 1;
260 1.11 uch fb->hf_bytes_per_plane = chip->vc_fbheight * fb->hf_bytes_per_line;
261 1.11 uch
262 1.11 uch fb->hf_access_flags |= HPCFB_ACCESS_BYTE;
263 1.11 uch fb->hf_access_flags |= HPCFB_ACCESS_WORD;
264 1.11 uch fb->hf_access_flags |= HPCFB_ACCESS_DWORD;
265 1.20 uch if (video_reverse_color())
266 1.20 uch fb->hf_access_flags |= HPCFB_ACCESS_REVERSE;
267 1.20 uch
268 1.11 uch
269 1.11 uch switch (chip->vc_fbdepth) {
270 1.11 uch default:
271 1.31 provos panic("tx3912video_hpcfbinit: not supported color depth");
272 1.11 uch /* NOTREACHED */
273 1.11 uch case 2:
274 1.11 uch fb->hf_class = HPCFB_CLASS_GRAYSCALE;
275 1.11 uch fb->hf_access_flags |= HPCFB_ACCESS_STATIC;
276 1.11 uch fb->hf_pack_width = 8;
277 1.11 uch fb->hf_pixels_per_pack = 4;
278 1.11 uch fb->hf_pixel_width = 2;
279 1.11 uch fb->hf_class_data_length = sizeof(struct hf_gray_tag);
280 1.14 uch /* reserved for future use */
281 1.14 uch fb->hf_u.hf_gray.hf_flags = 0;
282 1.11 uch break;
283 1.11 uch case 8:
284 1.12 uch fb->hf_class = HPCFB_CLASS_INDEXCOLOR;
285 1.11 uch fb->hf_access_flags |= HPCFB_ACCESS_STATIC;
286 1.11 uch fb->hf_pack_width = 8;
287 1.11 uch fb->hf_pixels_per_pack = 1;
288 1.11 uch fb->hf_pixel_width = 8;
289 1.11 uch fb->hf_class_data_length = sizeof(struct hf_indexed_tag);
290 1.14 uch /* reserved for future use */
291 1.14 uch fb->hf_u.hf_indexed.hf_flags = 0;
292 1.11 uch break;
293 1.11 uch }
294 1.1 uch }
295 1.1 uch
296 1.1 uch int
297 1.18 uch tx3912video_init(paddr_t fb_start, paddr_t *fb_end)
298 1.10 uch {
299 1.15 uch struct video_chip *chip = &tx3912video_chip;
300 1.1 uch tx_chipset_tag_t tc;
301 1.7 uch txreg_t reg;
302 1.19 uch int fbdepth, reverse, error;
303 1.1 uch
304 1.19 uch reverse = video_reverse_color();
305 1.15 uch chip->vc_v = tc = tx_conf_get_tag();
306 1.10 uch
307 1.10 uch reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
308 1.10 uch fbdepth = 1 << (TX3912_VIDEOCTRL1_BITSEL(reg));
309 1.7 uch
310 1.10 uch switch (fbdepth) {
311 1.7 uch case 2:
312 1.19 uch bootinfo->fb_type = reverse ? BIFB_D2_M2L_3 : BIFB_D2_M2L_0;
313 1.7 uch break;
314 1.7 uch case 4:
315 1.7 uch /* XXX should implement rasops4.c */
316 1.10 uch fbdepth = 2;
317 1.19 uch bootinfo->fb_type = reverse ? BIFB_D2_M2L_3 : BIFB_D2_M2L_0;
318 1.7 uch reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
319 1.7 uch TX3912_VIDEOCTRL1_BITSEL_CLR(reg);
320 1.23 uch reg = TX3912_VIDEOCTRL1_BITSEL_SET(reg,
321 1.23 uch TX3912_VIDEOCTRL1_BITSEL_2BITGREYSCALE);
322 1.7 uch tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
323 1.7 uch break;
324 1.7 uch case 8:
325 1.19 uch bootinfo->fb_type = reverse ? BIFB_D8_FF : BIFB_D8_00;
326 1.7 uch break;
327 1.7 uch }
328 1.7 uch
329 1.15 uch chip->vc_fbdepth = fbdepth;
330 1.15 uch chip->vc_fbwidth = bootinfo->fb_width;
331 1.15 uch chip->vc_fbheight= bootinfo->fb_height;
332 1.7 uch
333 1.1 uch /* Allocate framebuffer area */
334 1.10 uch error = tx3912video_framebuffer_alloc(chip, fb_start, fb_end);
335 1.10 uch if (error != 0)
336 1.10 uch return (1);
337 1.10 uch
338 1.1 uch #if notyet
339 1.10 uch tx3912video_resolution_init(chip);
340 1.1 uch #else
341 1.1 uch /* Use Windows CE setting. */
342 1.1 uch #endif
343 1.1 uch /* Set DMA transfer address to VID module */
344 1.10 uch tx3912video_framebuffer_init(chip);
345 1.1 uch
346 1.1 uch /* Syncronize framebuffer addr to frame signal */
347 1.10 uch tx3912video_reset(chip);
348 1.1 uch
349 1.10 uch bootinfo->fb_line_bytes = (chip->vc_fbwidth * fbdepth) / NBBY;
350 1.15 uch bootinfo->fb_addr = (void *)MIPS_PHYS_TO_KSEG1(chip->vc_fbpaddr);
351 1.10 uch
352 1.10 uch return (0);
353 1.1 uch }
354 1.1 uch
355 1.23 uch int
356 1.18 uch tx3912video_framebuffer_alloc(struct video_chip *chip, paddr_t fb_start,
357 1.23 uch paddr_t *fb_end /* buffer allocation hint */)
358 1.1 uch {
359 1.10 uch struct extent_fixed ex_fixed[10];
360 1.1 uch struct extent *ex;
361 1.1 uch u_long addr, size;
362 1.10 uch int error;
363 1.10 uch
364 1.10 uch /* calcurate frame buffer size */
365 1.10 uch size = (chip->vc_fbwidth * chip->vc_fbheight * chip->vc_fbdepth) /
366 1.23 uch NBBY;
367 1.10 uch
368 1.10 uch /* extent V-RAM region */
369 1.10 uch ex = extent_create("Frame buffer address", fb_start, *fb_end,
370 1.41 para (void *)ex_fixed, sizeof ex_fixed,
371 1.23 uch EX_NOWAIT);
372 1.10 uch if (ex == 0)
373 1.10 uch return (1);
374 1.1 uch
375 1.1 uch /* Allocate V-RAM area */
376 1.14 uch error = extent_alloc_subregion(ex, fb_start, fb_start + size - 1,
377 1.23 uch size, TX3912_FRAMEBUFFER_ALIGNMENT,
378 1.23 uch TX3912_FRAMEBUFFER_BOUNDARY, EX_FAST|EX_NOWAIT, &addr);
379 1.10 uch extent_destroy(ex);
380 1.10 uch
381 1.23 uch if (error != 0)
382 1.10 uch return (1);
383 1.10 uch
384 1.15 uch chip->vc_fbpaddr = addr;
385 1.15 uch chip->vc_fbvaddr = MIPS_PHYS_TO_KSEG1(addr);
386 1.10 uch chip->vc_fbsize = size;
387 1.6 uch
388 1.10 uch *fb_end = addr + size;
389 1.1 uch
390 1.10 uch return (0);
391 1.1 uch }
392 1.1 uch
393 1.18 uch void
394 1.18 uch tx3912video_framebuffer_init(struct video_chip *chip)
395 1.1 uch {
396 1.10 uch u_int32_t fb_addr, fb_size, vaddr, bank, base;
397 1.10 uch txreg_t reg;
398 1.15 uch tx_chipset_tag_t tc = chip->vc_v;
399 1.10 uch
400 1.15 uch fb_addr = chip->vc_fbpaddr;
401 1.10 uch fb_size = chip->vc_fbsize;
402 1.1 uch
403 1.1 uch /* XXX currently I don't set DFVAL, so force DF signal toggled on
404 1.1 uch * XXX each frame. */
405 1.1 uch reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
406 1.1 uch reg &= ~TX3912_VIDEOCTRL1_DFMODE;
407 1.1 uch tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
408 1.1 uch
409 1.1 uch /* Set DMA transfer start and end address */
410 1.10 uch
411 1.1 uch bank = TX3912_VIDEOCTRL3_VIDBANK(fb_addr);
412 1.1 uch base = TX3912_VIDEOCTRL3_VIDBASEHI(fb_addr);
413 1.1 uch reg = TX3912_VIDEOCTRL3_VIDBANK_SET(0, bank);
414 1.1 uch /* Upper address counter */
415 1.1 uch reg = TX3912_VIDEOCTRL3_VIDBASEHI_SET(reg, base);
416 1.1 uch tx_conf_write(tc, TX3912_VIDEOCTRL3_REG, reg);
417 1.1 uch
418 1.1 uch /* Lower address counter */
419 1.1 uch base = TX3912_VIDEOCTRL4_VIDBASELO(fb_addr + fb_size);
420 1.1 uch reg = TX3912_VIDEOCTRL4_VIDBASELO_SET(0, base);
421 1.1 uch
422 1.1 uch /* Set DF-signal rate */
423 1.1 uch reg = TX3912_VIDEOCTRL4_DFVAL_SET(reg, 0); /* XXX not yet*/
424 1.1 uch
425 1.1 uch /* Set VIDDONE signal delay after FRAME signal */
426 1.1 uch /* XXX not yet*/
427 1.1 uch tx_conf_write(tc, TX3912_VIDEOCTRL4_REG, reg);
428 1.1 uch
429 1.1 uch /* Clear frame buffer */
430 1.1 uch vaddr = MIPS_PHYS_TO_KSEG1(fb_addr);
431 1.10 uch memset((void*)vaddr, 0, fb_size);
432 1.1 uch }
433 1.1 uch
434 1.18 uch void
435 1.18 uch tx3912video_resolution_init(struct video_chip *chip)
436 1.1 uch {
437 1.43 he int h, v, split, horzval, lineval;
438 1.15 uch tx_chipset_tag_t tc = chip->vc_v;
439 1.10 uch txreg_t reg;
440 1.10 uch u_int32_t val;
441 1.10 uch
442 1.10 uch h = chip->vc_fbwidth;
443 1.10 uch v = chip->vc_fbheight;
444 1.1 uch reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
445 1.1 uch split = reg & TX3912_VIDEOCTRL1_DISPSPLIT;
446 1.1 uch val = TX3912_VIDEOCTRL1_BITSEL(reg);
447 1.1 uch
448 1.23 uch if ((val == TX3912_VIDEOCTRL1_BITSEL_8BITCOLOR) && !split) {
449 1.3 uch /* (LCD horizontal pixels / 8bit) * RGB - 1 */
450 1.3 uch horzval = (h / 8) * 3 - 1;
451 1.1 uch } else {
452 1.1 uch horzval = h / 4 - 1;
453 1.1 uch }
454 1.1 uch lineval = (split ? v / 2 : v) - 1;
455 1.1 uch
456 1.1 uch /* Video rate */
457 1.3 uch /* XXX
458 1.3 uch * probably This value should be determined from DFINT and LCDINT
459 1.3 uch */
460 1.1 uch reg = TX3912_VIDEOCTRL2_VIDRATE_SET(0, horzval + 1);
461 1.1 uch /* Horizontal size of LCD */
462 1.1 uch reg = TX3912_VIDEOCTRL2_HORZVAL_SET(reg, horzval);
463 1.1 uch /* # of lines for the LCD */
464 1.1 uch reg = TX3912_VIDEOCTRL2_LINEVAL_SET(reg, lineval);
465 1.1 uch
466 1.1 uch tx_conf_write(tc, TX3912_VIDEOCTRL2_REG, reg);
467 1.1 uch }
468 1.1 uch
469 1.1 uch void
470 1.18 uch tx3912video_reset(struct video_chip *chip)
471 1.1 uch {
472 1.15 uch tx_chipset_tag_t tc = chip->vc_v;
473 1.10 uch txreg_t reg;
474 1.1 uch
475 1.1 uch reg = tx_conf_read(tc, TX3912_VIDEOCTRL1_REG);
476 1.3 uch
477 1.1 uch /* Disable video logic at end of this frame */
478 1.1 uch reg |= TX3912_VIDEOCTRL1_ENFREEZEFRAME;
479 1.1 uch tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
480 1.3 uch
481 1.1 uch /* Wait for end of frame */
482 1.10 uch delay(30 * 1000);
483 1.3 uch
484 1.1 uch /* Make sure to disable video logic */
485 1.1 uch reg &= ~TX3912_VIDEOCTRL1_ENVID;
486 1.1 uch tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
487 1.3 uch
488 1.1 uch delay(1000);
489 1.3 uch
490 1.1 uch /* Enable video logic again */
491 1.1 uch reg &= ~TX3912_VIDEOCTRL1_ENFREEZEFRAME;
492 1.1 uch reg |= TX3912_VIDEOCTRL1_ENVID;
493 1.1 uch tx_conf_write(tc, TX3912_VIDEOCTRL1_REG, reg);
494 1.3 uch
495 1.1 uch delay(1000);
496 1.1 uch }
497 1.1 uch
498 1.11 uch int
499 1.38 christos tx3912video_ioctl(void *v, u_long cmd, void *data, int flag, struct lwp *l)
500 1.11 uch {
501 1.11 uch struct tx3912video_softc *sc = (struct tx3912video_softc *)v;
502 1.11 uch struct hpcfb_fbconf *fbconf;
503 1.11 uch struct hpcfb_dspconf *dspconf;
504 1.12 uch struct wsdisplay_cmap *cmap;
505 1.12 uch u_int8_t *r, *g, *b;
506 1.12 uch u_int32_t *rgb;
507 1.12 uch int idx, cnt, error;
508 1.11 uch
509 1.11 uch switch (cmd) {
510 1.11 uch case WSDISPLAYIO_GETCMAP:
511 1.35 chs cmap = (struct wsdisplay_cmap *)data;
512 1.12 uch cnt = cmap->count;
513 1.12 uch idx = cmap->index;
514 1.12 uch
515 1.12 uch if (sc->sc_fbconf.hf_class != HPCFB_CLASS_INDEXCOLOR ||
516 1.23 uch sc->sc_fbconf.hf_pack_width != 8 ||
517 1.23 uch !LEGAL_CLUT_INDEX(idx) ||
518 1.35 chs !LEGAL_CLUT_INDEX(idx + cnt - 1)) {
519 1.12 uch return (EINVAL);
520 1.12 uch }
521 1.12 uch
522 1.12 uch error = cmap_work_alloc(&r, &g, &b, &rgb, cnt);
523 1.35 chs if (error)
524 1.35 chs goto out;
525 1.12 uch tx3912video_clut_get(sc, rgb, idx, cnt);
526 1.12 uch rgb24_decompose(rgb, r, g, b, cnt);
527 1.12 uch
528 1.35 chs error = copyout(r, cmap->red, cnt);
529 1.35 chs if (error)
530 1.35 chs goto out;
531 1.35 chs error = copyout(g, cmap->green,cnt);
532 1.35 chs if (error)
533 1.35 chs goto out;
534 1.35 chs error = copyout(b, cmap->blue, cnt);
535 1.12 uch
536 1.35 chs out:
537 1.12 uch cmap_work_free(r, g, b, rgb);
538 1.35 chs return error;
539 1.11 uch
540 1.11 uch case WSDISPLAYIO_PUTCMAP:
541 1.12 uch /*
542 1.12 uch * TX3912 can't change CLUT index. R:G:B = 3:3:2
543 1.12 uch */
544 1.14 uch return (0);
545 1.11 uch
546 1.11 uch case HPCFBIO_GCONF:
547 1.11 uch fbconf = (struct hpcfb_fbconf *)data;
548 1.11 uch if (fbconf->hf_conf_index != 0 &&
549 1.11 uch fbconf->hf_conf_index != HPCFB_CURRENT_CONFIG) {
550 1.11 uch return (EINVAL);
551 1.11 uch }
552 1.11 uch *fbconf = sc->sc_fbconf; /* structure assignment */
553 1.11 uch return (0);
554 1.11 uch
555 1.11 uch case HPCFBIO_SCONF:
556 1.11 uch fbconf = (struct hpcfb_fbconf *)data;
557 1.11 uch if (fbconf->hf_conf_index != 0 &&
558 1.11 uch fbconf->hf_conf_index != HPCFB_CURRENT_CONFIG) {
559 1.11 uch return (EINVAL);
560 1.11 uch }
561 1.11 uch /*
562 1.36 abs * nothing to do because we have only one configuration
563 1.11 uch */
564 1.11 uch return (0);
565 1.11 uch
566 1.11 uch case HPCFBIO_GDSPCONF:
567 1.11 uch dspconf = (struct hpcfb_dspconf *)data;
568 1.11 uch if ((dspconf->hd_unit_index != 0 &&
569 1.23 uch dspconf->hd_unit_index != HPCFB_CURRENT_UNIT) ||
570 1.11 uch (dspconf->hd_conf_index != 0 &&
571 1.23 uch dspconf->hd_conf_index != HPCFB_CURRENT_CONFIG)) {
572 1.11 uch return (EINVAL);
573 1.11 uch }
574 1.11 uch *dspconf = sc->sc_dspconf; /* structure assignment */
575 1.11 uch return (0);
576 1.11 uch
577 1.11 uch case HPCFBIO_SDSPCONF:
578 1.11 uch dspconf = (struct hpcfb_dspconf *)data;
579 1.11 uch if ((dspconf->hd_unit_index != 0 &&
580 1.23 uch dspconf->hd_unit_index != HPCFB_CURRENT_UNIT) ||
581 1.11 uch (dspconf->hd_conf_index != 0 &&
582 1.23 uch dspconf->hd_conf_index != HPCFB_CURRENT_CONFIG)) {
583 1.11 uch return (EINVAL);
584 1.11 uch }
585 1.11 uch /*
586 1.11 uch * nothing to do
587 1.36 abs * because we have only one unit and one configuration
588 1.11 uch */
589 1.11 uch return (0);
590 1.11 uch
591 1.11 uch case HPCFBIO_GOP:
592 1.11 uch case HPCFBIO_SOP:
593 1.11 uch /* XXX not implemented yet */
594 1.11 uch return (EINVAL);
595 1.11 uch }
596 1.11 uch
597 1.27 atatat return (EPASSTHROUGH);
598 1.11 uch }
599 1.11 uch
600 1.16 simonb paddr_t
601 1.18 uch tx3912video_mmap(void *ctx, off_t offset, int prot)
602 1.11 uch {
603 1.11 uch struct tx3912video_softc *sc = (struct tx3912video_softc *)ctx;
604 1.11 uch
605 1.11 uch if (offset < 0 || (sc->sc_fbconf.hf_bytes_per_plane +
606 1.23 uch sc->sc_fbconf.hf_offset) < offset) {
607 1.11 uch return (-1);
608 1.11 uch }
609 1.11 uch
610 1.15 uch return (mips_btop(sc->sc_chip->vc_fbpaddr + offset));
611 1.12 uch }
612 1.12 uch
613 1.12 uch /*
614 1.12 uch * CLUT staff
615 1.12 uch */
616 1.12 uch static const struct {
617 1.12 uch int mul, div;
618 1.12 uch } dither_list [] = {
619 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_1] = { 1, 1 },
620 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_6_7] = { 6, 7 },
621 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_4_5] = { 4, 5 },
622 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_3_4] = { 3, 4 },
623 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_5_7] = { 5, 7 },
624 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_2_3] = { 2, 3 },
625 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_3_5] = { 3, 5 },
626 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_4_7] = { 4, 7 },
627 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_2_4] = { 2, 4 },
628 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_3_7] = { 3, 7 },
629 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_2_5] = { 2, 5 },
630 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_1_3] = { 1, 3 },
631 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_2_7] = { 2, 7 },
632 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_1_5] = { 1, 5 },
633 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_1_7] = { 1, 7 },
634 1.12 uch [TX3912_VIDEO_DITHER_DUTYCYCLE_0] = { 0, 1 }
635 1.12 uch }, *dlp;
636 1.12 uch
637 1.12 uch static const int dither_level8[8] = {
638 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_0,
639 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_2_7,
640 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_2_5,
641 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_2_4,
642 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_3_5,
643 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_5_7,
644 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_4_5,
645 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_1,
646 1.12 uch };
647 1.12 uch
648 1.12 uch static const int dither_level4[4] = {
649 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_0,
650 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_1_3,
651 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_5_7,
652 1.12 uch TX3912_VIDEO_DITHER_DUTYCYCLE_1,
653 1.12 uch };
654 1.12 uch
655 1.12 uch static int
656 1.18 uch __get_color8(int luti)
657 1.12 uch {
658 1.12 uch KASSERT(luti >=0 && luti < 8);
659 1.12 uch dlp = &dither_list[dither_level8[luti]];
660 1.12 uch
661 1.12 uch return ((0xff * dlp->mul) / dlp->div);
662 1.12 uch }
663 1.12 uch
664 1.12 uch static int
665 1.18 uch __get_color4(int luti)
666 1.12 uch {
667 1.12 uch KASSERT(luti >=0 && luti < 4);
668 1.12 uch dlp = &dither_list[dither_level4[luti]];
669 1.12 uch
670 1.12 uch return ((0xff * dlp->mul) / dlp->div);
671 1.12 uch }
672 1.12 uch
673 1.12 uch void
674 1.18 uch tx3912video_clut_get(struct tx3912video_softc *sc, u_int32_t *rgb, int beg,
675 1.23 uch int cnt)
676 1.12 uch {
677 1.12 uch int i;
678 1.12 uch
679 1.12 uch KASSERT(rgb);
680 1.12 uch KASSERT(LEGAL_CLUT_INDEX(beg));
681 1.12 uch KASSERT(LEGAL_CLUT_INDEX(beg + cnt - 1));
682 1.12 uch
683 1.14 uch for (i = beg; i < beg + cnt; i++) {
684 1.14 uch *rgb++ = RGB24(__get_color8((i >> 5) & 0x7),
685 1.23 uch __get_color8((i >> 2) & 0x7),
686 1.23 uch __get_color4(i & 0x3));
687 1.12 uch }
688 1.12 uch }
689 1.12 uch
690 1.12 uch void
691 1.18 uch tx3912video_clut_install(void *ctx, struct rasops_info *ri)
692 1.12 uch {
693 1.12 uch struct tx3912video_softc *sc = ctx;
694 1.29 yamt static const int system_cmap[0x10] = {
695 1.12 uch TX3912VIDEO_BLACK,
696 1.12 uch TX3912VIDEO_RED,
697 1.12 uch TX3912VIDEO_GREEN,
698 1.12 uch TX3912VIDEO_YELLOW,
699 1.12 uch TX3912VIDEO_BLUE,
700 1.12 uch TX3912VIDEO_MAGENTA,
701 1.12 uch TX3912VIDEO_CYAN,
702 1.12 uch TX3912VIDEO_WHITE,
703 1.12 uch TX3912VIDEO_DARK_BLACK,
704 1.12 uch TX3912VIDEO_DARK_RED,
705 1.12 uch TX3912VIDEO_DARK_GREEN,
706 1.12 uch TX3912VIDEO_DARK_YELLOW,
707 1.12 uch TX3912VIDEO_DARK_BLUE,
708 1.12 uch TX3912VIDEO_DARK_MAGENTA,
709 1.12 uch TX3912VIDEO_DARK_CYAN,
710 1.12 uch TX3912VIDEO_DARK_WHITE,
711 1.12 uch };
712 1.12 uch
713 1.12 uch KASSERT(ri);
714 1.12 uch
715 1.12 uch if (sc->sc_chip->vc_fbdepth == 8) {
716 1.12 uch /* XXX 2bit gray scale LUT not supported */
717 1.12 uch memcpy(ri->ri_devcmap, system_cmap, sizeof system_cmap);
718 1.12 uch }
719 1.12 uch }
720 1.12 uch
721 1.12 uch void
722 1.18 uch tx3912video_clut_init(struct tx3912video_softc *sc)
723 1.12 uch {
724 1.15 uch tx_chipset_tag_t tc = sc->sc_chip->vc_v;
725 1.12 uch
726 1.12 uch if (sc->sc_chip->vc_fbdepth != 8) {
727 1.12 uch return; /* XXX 2bit gray scale LUT not supported */
728 1.12 uch }
729 1.12 uch
730 1.12 uch /*
731 1.12 uch * time-based dithering pattern (TOSHIBA recommended pattern)
732 1.12 uch */
733 1.12 uch /* 2/3, 1/3 */
734 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL8_REG,
735 1.23 uch TX3912_VIDEOCTRL8_PAT2_3_DEFAULT);
736 1.12 uch /* 3/4, 2/4 */
737 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL9_REG,
738 1.23 uch (TX3912_VIDEOCTRL9_PAT3_4_DEFAULT << 16) |
739 1.23 uch TX3912_VIDEOCTRL9_PAT2_4_DEFAULT);
740 1.12 uch /* 4/5, 1/5 */
741 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL10_REG,
742 1.23 uch TX3912_VIDEOCTRL10_PAT4_5_DEFAULT);
743 1.12 uch /* 3/5, 2/5 */
744 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL11_REG,
745 1.23 uch TX3912_VIDEOCTRL11_PAT3_5_DEFAULT);
746 1.12 uch /* 6/7, 1/7 */
747 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL12_REG,
748 1.23 uch TX3912_VIDEOCTRL12_PAT6_7_DEFAULT);
749 1.12 uch /* 5/7, 2/7 */
750 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL13_REG,
751 1.23 uch TX3912_VIDEOCTRL13_PAT5_7_DEFAULT);
752 1.12 uch /* 4/7, 3/7 */
753 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL14_REG,
754 1.23 uch TX3912_VIDEOCTRL14_PAT4_7_DEFAULT);
755 1.12 uch
756 1.12 uch /*
757 1.12 uch * dither-pattern look-up table. (selected by uch)
758 1.12 uch */
759 1.12 uch /* red */
760 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL5_REG,
761 1.23 uch (dither_level8[7] << 28) |
762 1.23 uch (dither_level8[6] << 24) |
763 1.23 uch (dither_level8[5] << 20) |
764 1.23 uch (dither_level8[4] << 16) |
765 1.23 uch (dither_level8[3] << 12) |
766 1.23 uch (dither_level8[2] << 8) |
767 1.23 uch (dither_level8[1] << 4) |
768 1.23 uch (dither_level8[0] << 0));
769 1.12 uch /* green */
770 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL6_REG,
771 1.23 uch (dither_level8[7] << 28) |
772 1.23 uch (dither_level8[6] << 24) |
773 1.23 uch (dither_level8[5] << 20) |
774 1.23 uch (dither_level8[4] << 16) |
775 1.23 uch (dither_level8[3] << 12) |
776 1.23 uch (dither_level8[2] << 8) |
777 1.23 uch (dither_level8[1] << 4) |
778 1.23 uch (dither_level8[0] << 0));
779 1.12 uch /* blue (2bit gray scale also use this look-up table) */
780 1.12 uch tx_conf_write(tc, TX3912_VIDEOCTRL7_REG,
781 1.23 uch (dither_level4[3] << 12) |
782 1.23 uch (dither_level4[2] << 8) |
783 1.23 uch (dither_level4[1] << 4) |
784 1.23 uch (dither_level4[0] << 0));
785 1.14 uch
786 1.14 uch tx3912video_reset(sc->sc_chip);
787 1.6 uch }
788